English
Language : 

AK4636 Datasheet, PDF (69/105 Pages) Asahi Kasei Microsystems – 16-Bit Mono CODEC with ALC & MIC/SPK/Video-AMP
[AK4636]
(2)-2. READ Operations
Set the R/W bit = “1” for READ operation of the AK4636. After a transmission of data, if the master generates an
acknowledge instead of terminating a write cycle, the internal 7-bit address counter of the AK4636 is incremented by one,
and the next data is automatically taken into the next address so that the data can be read from the AK4636. If the address
exceeds 4FH prior to generating a stop condition, the address counter will “roll over” to 00H and the data of 00H will be
read out.
Note 42. A read operation is available at 00H ~ 11H, 1CH ~ 24H and 27H~30H addresses. When reading the address 12H
~ 1BH, 25H ~ 26H and 31H ~ 4FH, the register values are invalid.
The AK4636 supports two basic read operations: CURRENT ADDRESS READ and RANDOM ADDRESS READ.
(2)-2-1. CURRENT ADDRESS READ
The AK4636 contains an internal address counter that maintains the address of the last word accessed, incremented by
one. Therefore, if the last access (either a read or write) were to address “n”, the next CURRENT READ operation would
access data from the address “n+1”. After receipt of the slave address with R/W bit “1”, the AK4636 generates an
acknowledge, transmits 1-byte of data to the address set by the internal address counter and increments the internal
address counter by 1. If the master does not generate an acknowledge but instead generates a stop condition, the AK4636
ceases transmission.
S
T
A
R/W="1"
R
T
SDA
Slave
S Address
Data(n)
Data(n+1)
Data(n+2)
A
MA
MA
MA
C
AC
AC
AC
K
S
T
K
S
T
K
S
T
K
E
E
E
R
R
R
Figure 60. CURRENT ADDRESS READ
Data(n+x)
MA
AC
S
T
K
E
R
S
T
O
P
P
MN
AA
S
T
E
C
K
R
(2)-2-2. RANDOM ADDRESS READ
The random read operation allows the master to access any memory location at random. Prior to issuing the slave address
with the R/W bit “1”, the master must first perform a “dummy” write operation. The master issues a start request, a slave
address (R/W bit = “0”) and then the register address to read. After the register address is acknowledged, the master
immediately reissues the start request and the slave address with the R/W bit set to “1”. The AK4636 then generates an
acknowledge, 1 byte of data and increments the internal address counter by 1. If the master does not generate an
acknowledge but instead generates a stop condition, the AK4636 ceases transmission.
S
T
A
R/W="0"
R
T
S
T
A
R/W ="1"
R
T
SDA
Slave
S Address
Sub
Address(n)
Slave
S Address
Data(n)
Data(n+1)
A
A
A
MA
MA
C
K
C
K
C
K
AC
S
T
K
A
S
T
C
K
E
E
R
R
Figure 61. RANDOM ADDRESS READ
S
T
O
P
Data(n+x)
P
MA
MN
A
S
T
C
K
A
S
T
A
C
E
EK
R
R
MS1012-E-01
- 69 -
2010/08