English
Language : 

Z87200 Datasheet, PDF (9/54 Pages) Zilog, Inc. – Spread-Spectrum Transceiver
Zilog
Z87200
Spread-Spectrum Transceiver
A.C. CHARACTERISTICS - TRANSMITTER
Operating Conditions: VDD = 5.0V ±5%, VSS = 0V
4
TA 0°C to +70°C
Symbol
Parameter
Min
Max
Units
Conditions
fTXIFCLK TXIFCLK Frequency
tCH
TXIFCLK Pulse width, High 10
tCL
TXIFCLK Pulse width, Low 10
tSU
TXIN to TXIFCLK setup
3
tHD
TXIN to TXIFCLK hold
5
tCT
TXIFCLK to TXBITPLS,
TXTRKPLS, XACQPLS,
TXIOUT or TXQOUT delay
45.056
20.0
35
MHz
MHz
ns
ns
ns
ns
ns
Z0200045FSC
Z0200020FSC or if
TXIFOUT is used
Notes:
1. The number of TXIFCLK cycles per cycle of TXCHPPLS is determined by the data stored in bits 5-0 of address 41H. It is shown
as 2 in Figure 8 but can be set from 2 to 64.
2. The width of the TXBITPLS, TXTRKPLS and TXACQPLS signal pulses is equal to the period of TXCHPPLS; that is, equal to
the PN chip period.
3. In QPSK mode, the TXBITPLS signal pulses high twice during each symbol period, once during the center chip and once
during the last chip. If the number of chips per symbol is even, the number of chip periods between the TXBITPLS pulse at
the end of the previous symbol and the one in the center of the symbol will be one more than the number of chip periods
between the TXBITPLS pulse in the center of the symbol and the one at the end. The falling edge of the second pulse corre-
sponds to the end of the symbol period.
4. The TXTRKPLS signal pulses high once each symbol period, during the last chip period of that symbol. The falling edge cor-
responds to the end of the symbol period.
5. The TXACQPLS signal pulses high once each burst, transmission, during the last chip of the Acquisition/Preamble symbol.
The falling edge corresponds to the end of this symbol period.
DS96WRL0400
4-9