English
Language : 

OMAP3515DCBC Datasheet, PDF (164/264 Pages) Texas Instruments – OMAP3515/03 Applications Processor
OMAP3515/03 Applications Processor
SPRS505F – FEBRUARY 2008 – REVISED SEPTEMBER 2009
www.ti.com
Table 6-6. GPMC/NOR Flash Interface Asynchronous Timing – Internal Parameters (continued)
NO.
PARAMETER
1.15 V
MIN
MAX
FI4 Maximum address generation delay from internal
6.5
functional clock
FI5 Maximum address valid generation delay from internal
6.5
functional clock
FI6 Maximum byte enable generation delay from internal
6.5
functional clock
FI7 Maximum output enable generation delay from internal
6.5
functional clock
FI8 Maximum write enable generation delay from internal
6.5
functional clock
FI9 Maximum functional clock skew
100
1.0 V
MIN
MAX
9.1
9.1
9.1
9.1
9.1
170
0.9 V
MIN
MAX
13.7
13.7
13.7
13.7
13.7
200
UNIT
ns
ns
ns
ns
ns
ps
Table 6-7. GPMC/NOR Flash Interface Timing Requirements – Asynchronous Mode
NO.
PARAMETER
FA5 (1)
FA20 (3)
FA21 (5)
tacc(DAT)
Data maximum access
time
tacc1-pgmode(DAT) Page mode successive
data maximum access
time
tacc2-pgmode(DAT) Page mode first data
maximum access time
1.15 V
MIN
MAX
H (2)
P (4)
1.0 V
MIN
MAX
H (2)
P (4)
0.9 V
MIN
MAX
H (2)
P (4)
UNIT
GPMC_FCLK cycles
GPMC_FCLK cycles
H (2)
H (2)
H(2) GPMC_FCLK cycles
(1) The FA5 parameter illustrates the amount of time required to internally sample input Data. It is expressed in number of GPMC functional
clock cycles. From start of read cycle and after FA5 functional clock cycles, input Data is internally sampled by active functional clock
edge. FA5 value must be stored inside the AccessTime register bit field.
(2) H = AccessTime * (TimeParaGranularity + 1)
(3) The FA20 parameter illustrates amount of time required to internally sample successive input Page Data. It is expressed in number of
GPMC functional clock cycles. After each access to input Page Data, next input Page Data is internally sampled by active functional
clock edge after FA20 functional clock cycles. The FA20 value must be stored in the PageBurstAccessTime register bit field.
(4) P = PageBurstAccessTime * (TimeParaGranularity + 1)
(5) The FA21 parameter illustrates amount of time required to internally sample first input Page Data. It is expressed in number of GPMC
functional clock cycles. From start of read cycle and after FA21 functional clock cycles, First input Page Data is internally sampled by
active functional clock edge. FA21 value must be stored inside the AccessTime register bit field.
Table 6-8. GPMC/NOR Flash Interface Switching Characteristics – Asynchronous Mode
NO.
PARAMETER
1.15 V
1.0 V
0.9 V
MIN
MAX
MIN
MAX
MIN
MAX
tR(DO)
Rise time, output data
2.0
2.0
2.0
FA0
tF(DO)
tW(nBEV)
Fall time, output data
Pulse duration,
gpmc_nbe0_cl
e, gpmc_nbe1
valid time
Read
Write
2.0
N(12)
N(12)
2.0
N(12)
N(12)
2.0
N(12)
N(12)
FA1 tW(nCSV)
Pulse duration, Read
A(1)
A(1)
A(1)
gpmc_ncsx(13)
v low
Write
A(1)
A(1)
A(1)
FA3
td(nCSV-nADVIV)
Delay time,
Read
gpmc_ncsx(13)
valid to
Write
B(2) – 0.2
B(2) – 0.2
B(2) + 2.0
B(2) + 2.0
B(2) – 0.2
B(2) – 0.2
B(2) + 2.6
B(2) + 2.6
B(2) – 0.2
B(2) – 0.2
B(2) + 3.7
B(2) + 3.7
gpmc_nadv_al
e invalid
FA4
td(nCSV-nOEIV)
Delay time,
gpmc_ncsx(13) valid to
C(3) – 0.2 C(3) + 2.0 C(3) – 0.2 C(3) + 2.6 C(3) – 0.2 C(3) + 3.7
gpmc_noe invalid
(Single read)
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
164 TIMING REQUIREMENTS AND SWITCHING CHARACTERISTICS
Submit Documentation Feedback