English
Language : 

M16C5L_15 Datasheet, PDF (8/116 Pages) Renesas Technology Corp – RENESAS MCU
M16C/5L Group, M16C/56 Group
1. Overview
1.4 Block Diagram
Figure 1.3 shows a block diagram of M16C/5L Group, M16C/56 Group 80-pin package. Figure 1.4 shows
a block diagram of the M16C/5L Group, M16C/56 Group 64-pin package.
8
8
8
8
I/O ports
Port P0
Port P1
Port P2
Port P3
Peripherals
Timer (16 bits)
Output (timer A): 5
Input (timer B): 3
Three-phase motor control
circuit
Timer S
(Input capture/output compare)
Time measurement: 8 channels
Waveform generating: 8 channels
Task monitoring timer
(1 channel)
UART/clock synchronous
SI/O
(5 channels)
DMAC
(4 channels)
Multi-master I2C-bus
(1 channel)
CAN module
(32-slot message buffer,
1 channel)
(M16C/5L Group only)
Clock generator
XIN-XOUT
XCIN-XCOUT
40 MHz on-chip oscillator
125 kHz on-chip oscillator
PLL frequency synthesizer
CRC calculator
(CCITT, CRC-16)
Voltage detector
Power-on reset
On-chip debugger
Real-time clock
A/D converter
(10 bits x 27 channels)
Watchdog timer (15 bits,
the dedicated 125 kHz on-chip
oscillator for the watchdog timer)
M16C/60 Series CPU core
R0H R0L
R1H R1L
R2
RR3 3
A0
A1
FB
FB
SB
USP
ISP
INTB
PC
FLG
Memory
ROM (1)
RAM (2)
Multiplier
Notes:
1. ROM size depends on MCU type.
2. RAM size depends on MCU type
Figure 1.3 80-Pin Block Diagram
R01DS0035EJ0110 Rev.1.10
Sep 01, 2011
Page 8 of 112