English
Language : 

M16C5LD Datasheet, PDF (60/85 Pages) Renesas Technology Corp – RENESAS MCU
M16C/5LD Group, M16C/56D Group
5. Electrical Characteristics
5.1.2 Recommended Operating Conditions
Table 5.2 Operating Conditions (1)
VCC = 2.7 V to 5.5 V, Topr = -40 to 85 °C unless otherwise specified.
Symbol
Characteristic
VCC
AVCC
VSS
AVSS
VIH
VIL
IOH(sum)
IOH(peak)
IOH(avg)
IOL(sum)
IOL(peak)
IOL(avg)
f(XIN)
f(XCIN)
f(PLL)
f(BCLK)
tsu(PLL)
Supply voltage
Analog supply voltage
Ground voltage
Analog ground voltage
High level P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
input voltage to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
P9_7, P10_0 to P10_7
XIN, RESET, CNVSS
SDAMM, SCLMM
When I2C-bus input level selected
When SMBUS input level selected
Low level P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
input voltage to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
P9_7, P10_0 to P10_7
XIN, RESET, CNVSS
SDAMM, SCLMM
When I2C-bus input level selected
When SMBUS input level selected
High peak
output
current
Sum of IOH(peak) at P0_0 to P0_7, P1_0 to P1_7, P2_0 to
P2_7, P3_0 to P3_7, P6_0 to P6_7, P7_0 to P7_7, P8_0 to
P8_7, P9_0 to P9_3, P9_5 to P9_7, P10_0 to P10_7
High level P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
peak output to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
current
P9_7, P10_0 to P10_7
High level
average
output
current (1)
P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
P9_7, P10_0 to P10_7
Low peak
output
current
Sum of IOL(peak) atP0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,
P3_0 to P3_7, P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0
to P9_3, P9_5 to P9_7, P10_0 to P10_7
Low level
peak output
current
Low level
average
output
current (1)
P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
P9_7, P10_0 to P10_7
P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7, P3_0 to P3_7, P6_0
to P6_7, P7_0 to P7_7, P8_0 to P8_7, P9_0 to P9_3, P9_5 to
P9_7, P10_0 to P10_7
Main clock input oscillation frequency (2)
Sub clock oscillation oscillator frequency
PLL clock oscillation frequency (2)
VCC = 2.7 V to 5.5 V
VCC = 3.0 V to 5.5 V
CPU operation frequency
Wait time to stabilize PLL frequency
synthesizer
VCC = 5.0 V
VCC = 3.0 V
Min.
3.0
0.7 VCC
0.8 VCC
0.7 VCC
2.1
0
0
0
0
2
10
10
2
Value
Typ.
VCC
0
0
32.768
Max.
5.5
VCC
VCC
VCC
VCC
0.3 VCC
0.2 VCC
0.3 VCC
0.8
80.0
-10.0
-5.0
-80.0
10.0
5.0
20
50
25
32
32
2
3
Unit
V
V
V
V
V
V
V
V
V
V
V
mA
mA
mA
mA
mA
mA
MHz
kHz
MHz
MHz
ms
Notes:
1.
2.
The mean output current is the mean value within 100ms.
Refer to “Figure 5.1 “Main clock input oscillation frequency, PLL clock oscillation frequency”” for the relationship between main
clock oscillation frequency/PLL clock oscillation frequency and supply voltage.
REJ03B0307-0110 Rev.1.10 Dec 01, 2009
Page 60 of 83