English
Language : 

M16C65C_15 Datasheet, PDF (107/112 Pages) Renesas Technology Corp – RENESAS MCU
M16C/65C Group
5. Electrical Characteristics
Memory Expansion Mode and Microprocessor Mode
(in wait state setting 2 φ + 3 φ, 2 φ + 4 φ, 3φ + 4 φ, and 4 φ + 5 φ, and
when inserting 1 to 3 recovery cycles inserted and accessing external area)
VCC1 = VCC2 = 3V
Read timing
tcyc
BCLK
td(BCLK-CS)
30ns(max.)
CSi
ADi
BHE
td(BCLK-AD)
30ns(max.)
td(BCLK-ALE)
25ns(max.)
th(BCLK-ALE)
-4ns(min.)
ALE
RD
DBi
Hi-Z
Write timing
tcyc
BCLK
td(BCLK-CS)
30ns(max.)
CSi
td(BCLK-AD)
30ns(max.)
ADi
BHE
td(BCLK-ALE)
25ns(max.)
th(BCLK-ALE)
-4ns(min.)
ALE
WR, WRL
WRH
DBi
Hi-Z
th(BCLK-CS)
0ns(min.)
th(BCLK-AD)
0ns(min.)
th(RD-AD)
(m × tcyc+0)ns(min.)
td(BCLK-RD)
30ns(max.)
tac4(RD-DB)
(n × tcyc -60)ns(max.)
tsu(DB-RD)
60ns(min.)
th(BCLK-RD)
0ns(min.)
th(RD-DB)
0ns(min.)
td(BCLK-WR)
30ns(max.)
td(BCLK-DB)
40ns(max.)
th(BCLK-CS)
0ns(min.)
th(BCLK-AD)
0ns(min.)
th(WR-AD)
(m × tcyc -15)ns(min.)
th(BCLK-WR)
0ns(min.)
1
tcyc = f(BCLK)
Measuring conditions
y VCC1 = VCC2 = 3V
y Input timing voltage: VIL = 0.6 V, VIH = 2.4 V
y Output timing voltage: VOL = 1.5 V, VOH = 1.5 V
Figure 5.34 Timing Diagram
td(DB-WR)
(n × tcyc -40)ns(min.)
th(WR-DB)
(m × tcyc -25)ns(min.)
n: 3 (when 2 φ + 3 φ)
4 (when 2 φ + 4 φ or 3 φ + 4 φ)
5 (when 4 φ + 5 φ)
m: 1 (when 1 recovery cycle inserted )
2 (when 2 recovery cycles inserted)
3 (when 3 recovery cycles inserted)
R01DS0015EJ0110 Rev.1.10
Jul 31, 2012
Page 107 of 109