English
Language : 

M16C65C_15 Datasheet, PDF (100/112 Pages) Renesas Technology Corp – RENESAS MCU
M16C/65C Group
5. Electrical Characteristics
VCC1 = VCC2 = 3 V
Switching Characteristics
(VCC1 = VCC2 = 3 V, VSS = 0 V, at Topr = -20°C to 85°C/-40°C to 85°C unless otherwise specified)
5.3.4.2 In 1 to 3 Waits Setting and When Accessing External Area
Table 5.60 Memory Expansion Mode and Microprocessor Mode (in 1 to 3 Waits Setting and When
Accessing External Area)
Symbol
td(BCLK-AD)
th(BCLK-AD)
th(RD-AD)
th(WR-AD)
td(BCLK-CS)
th(BCLK-CS)
td(BCLK-ALE)
th(BCLK-ALE)
td(BCLK-RD)
th(BCLK-RD)
td(BCLK-WR)
th(BCLK-WR)
td(BCLK-DB)
td(DB-WR)
th(WR-DB)
Parameter
Address output delay time
Address output hold time (in relation to BCLK)
Address output hold time (in relation to RD)
Address output hold time (in relation to WR)
Chip select output delay time
Chip select output hold time (in relation to BCLK)
ALE signal output delay time
ALE signal output hold time
RD signal output delay time
RD signal output hold time
WR signal output delay time
WR signal output hold time
Data output delay time (in relation to BCLK)
Data output delay time (in relation to WR)
Data output hold time (in relation to WR) (3)
Measuring
Condition
Standard
Min.
Max.
Unit
30
ns
0
ns
0
ns
(Note 2)
ns
30
ns
0
ns
25
ns
See
-4
ns
Figure 5.29
30
ns
0
ns
30
ns
0
ns
40
ns
(Note 1)
ns
(Note 4)
ns
Notes:
1. Calculated according to the BCLK frequency as follows:
(---n----–-----0---.-5----)---×-----1---0---9- – 40[ns]
f(BCLK)
n is 1 for 1 wait setting, 2 for 2 waits setting and 3 for 3 waits setting.
When n = 1, f(BCLK) is 12.5 MHz or less.
2. Calculated according to the BCLK frequency as follows:
0----.-5----×-----1---0----9 – 15[ns]
f(BCLK)
3. This standard value shows the timing when the output is off,
and does not show hold time of data bus.
Hold time of data bus varies with capacitor volume and pull-up
(pull-down) resistance value.
Hold time of data bus is expressed in
t = −CR × ln(1−VOL/VCC2)
by a circuit of the right figure.
For example, when VOL = 0.2VCC2, C = 30 pF, R = 1 kΩ, hold
time of output low level is
t = −30 pF × 1 kΩ × In(1 − 0.2VCC2/VCC2)
= 6.7 ns.
4. Calculated according to the BCLK frequency as follows:
R
DBi
C
0----.-5----×-----1---0----9 – 25[ns]
f(BCLK)
Hold time is equal to or less than 0 ns when the BCLK frequency exceeds 20 MHz.
R01DS0015EJ0110 Rev.1.10
Jul 31, 2012
Page 100 of 109