English
Language : 

ISL70003ASEH Datasheet, PDF (8/36 Pages) Intersil Corporation – Radiation and SEE Tolerant 3V to 13.2V, 9A Buck Regulator
ISL70003ASEH
Pin Descriptions (Continued)
PIN NUMBER
50
51
52
25, 26, 34, 35,
40, 41, 46, 47,
55, 56
59
60
61
62
63
64
PIN NAME ESD CIRCUIT
DESCRIPTION
HS
N/A On the R64.C package (heatsink option) this pin is electrically connected to the heatsink on the
underside of the package. Connect this pin and/or the heatsink to a thermal plane.
IMON
1
IMON is a current source output that is proportional to the sensed current through the regulator. If not
used it is recommended to tie IMON to VREFA. It is also acceptable to tie IMON to GND through a
resistor.
SGND
1
This pin is connected to an internal metal trace that serves as a noise shield. Connect this pin to the
PCB ground plane.
PGNDx
7
These pins are the power grounds associated with the corresponding internal power blocks. Connect
these pins directly to the PCB ground plane. These pins should also connect to the negative terminals
of the input and output capacitors. The package lid is internally connected to PGNDx.
OCSETA
3
This pin is the redundant output overcurrent set input. Connect a resistor from this pin to the PCB
ground plane to set the output overcurrent threshold.
OCSETB
3
This pin is the primary output overcurrent set input. Connect a resistor from this pin to the PCB ground
plane to set the output overcurrent threshold.
BUFIN+
1
This pin is the input to the internal unity gain buffer amplifier. For DDR memory power applications,
connect the VTT voltage to this pin.
BUFIN-
1
This pin is the inverting input to the buffer amplifier. For DDR memory power applications, connect
BUFOUT to this pin. Bypass this pin to the PCB ground plane with a 0.1µF ceramic capacitor.
BUFOUT
3
This pin is the output of the buffer amplifier. In DDR power applications, connect this pin to the
reference input of the DDR memory. The buffer needs a minimum of 1.0µF load capacitor for stability.
REF
1
This pin is the output of the internal reference voltage. Bypass this pin to the PCB ground plane with a
220nF ceramic capacitor located as close as possible to the IC. The bypass capacitor is needed to
mitigate SEE.
VREFA
PIN #
GNDA
CIRCUIT 1
VREFD
PIN #
GNDD
CIRCUIT 2
PIN #
7V
CLAMP
GNDA
CIRCUIT 3
PIN #
7V
CLAMP
GNDD
CIRCUIT 4
VDDA
15V
CLAMP
GNDA
CIRCUIT 5
PIN #
15V
CLAMP
GNDD
CIRCUIT 6
PVINx
15V
CLAMP
PGNDx
CIRCUIT 7
PGND
GNDD
CIRCUIT 8
GNDA
GNDD
CIRCUIT 9
VDDD
15V
CLAMP
GNDA
CIRCUIT 10
Submit Document Feedback
8
FN8746.0
August 5, 2015