English
Language : 

HYB25D128400AT Datasheet, PDF (39/79 Pages) Infineon Technologies AG – 128 Mbit Double Data Rate SDRAM
HYB25D128[400/800/160]A-[6/7/8]
128Mbit Double Data Rate SDRAM
Functional Description
CK
CK
Command
Address
DQS
DQ
DM
T1
T2
T3
T4
T5
T6
Write
BAa, COL b
NOP
NOP
tDQSS (nom)
DI a-b
NOP
Read
NOP
tWTR
BAa, COL n
CL = 2
1
1
DI a-b = data in for bank a, column b.
An interrupted burst is shown, 4 data elements are written.
3 subsequent elements of data in are applied in the programmed order following DI a-b.
tWTR is referenced from the first positive CK edge after the last desired data in pair.
The Read command masks the last 2 data elements in the burst.
A10 is Low with the Write command (Auto Precharge is disabled).
The Read and Write commands are not necessarily to the same bank.
1 = These bits are incorrectly written into the memory array if DM is low.
Don’t Care
Figure 24 Write to Read: Nominal DQSS, Interrupting (CAS Latency = 2; Burst Length = 8)
Data Sheet
39
Rev. 1.06, 2004-01
09192003-LFQ1-R60G