English
Language : 

HYB25D128400AT Datasheet, PDF (25/79 Pages) Infineon Technologies AG – 128 Mbit Double Data Rate SDRAM
CK
CK
Command
Address
DQS
DQ
HYB25D128[400/800/160]A-[6/7/8]
128Mbit Double Data Rate SDRAM
Functional Description
CAS Latency = 2
Read
BAa, COL n
NOP
CL=2
NOP
Read
BAa, COL b
NOP
DO a-n
NOP
DOa- b
CK
CK
Command
Address
Read
BAa, COL n
DQS
DQ
NOP
NOP
CL=2.5
Read
BAa, COL b
DO a-n
CAS Latency = 2.5
NOP
NOP
NOP
DOa- b
DO a-n (or a-b) = data out from bank a, column n (or bank a, column b).
3 subsequent elements of data out appear in the programmed order following DO a-n (and following DO a-b).
Shown with nominal tAC, tDQSCK, and tDQSQ.
Figure 11 Non-Consecutive Read Bursts: CAS Latencies (Burst Length = 4)
Don’t Care
Data Sheet
25
Rev. 1.06, 2004-01
09192003-LFQ1-R60G