English
Language : 

S9S12G128F0MLL Datasheet, PDF (692/1292 Pages) Freescale Semiconductor, Inc – Reference Manual and Date Sheet
Serial Communication Interface (S12SCIV5)
Start Bit
LSB
RXD
Samples 1 1 1 0
1
110
0
0
0000
RT Clock
RT Clock Count
Reset RT Clock
Figure 20-22. Start Bit Search Example 1
In Figure 20-23, verification sample at RT3 is high. The RT3 sample sets the noise flag. Although the
perceived bit time is misaligned, the data samples RT8, RT9, and RT10 are within the bit time and data
recovery is successful.
Perceived Start Bit
Actual Start Bit
LSB
RXD
Samples 1 1 1 1 1 0
1
0
0000
RT Clock
RT Clock Count
Reset RT Clock
Figure 20-23. Start Bit Search Example 2
In Figure 20-24, a large burst of noise is perceived as the beginning of a start bit, although the test sample
at RT5 is high. The RT5 sample sets the noise flag. Although this is a worst-case misalignment of perceived
bit time, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful.
MC9S12G Family Reference Manual, Rev.1.23
694
Freescale Semiconductor