English
Language : 

MC9328MX21S Datasheet, PDF (28/88 Pages) Freescale Semiconductor, Inc – MX family of microprocessors
Specifications
3.11.1 Command Response Timing on MMC/SD Bus
The card identification and card operation conditions timing are processed in open-drain mode. The card
response to the host command starts after exactly NID clock cycles. For the card address assignment,
SET_RCA is also processed in the open-drain mode. The minimum delay between the host command and
card response is NCR clock cycles as illustrated in Figure 18. The symbols for Figure 18 through
Figure 22 are defined in Table 22.
Table 22. State Signal Parameters for Figure 18 through Figure 22
Card Active
Host Active
Symbol
Z
D
Definition
High impedance state
Data bits
Symbol
S
T
*
Repetition
P
CRC Cyclic redundancy check bits (7 bits)
E
Definition
Start bit (0)
Transmitter bit
(Host = 1, Card = 0)
One-cycle pull-up (1)
End bit (1)
Host Command
CMD S T Content CRC E Z
NID cycles
CID/OCR
******
Z S T Content Z Z Z
Identification Timing
Host Command
NCR cycles
CID/OCR
CMD S T Content CRC E Z ******
Z S T Content Z Z Z
SET_RCA Timing
Figure 18. Timing Diagrams at Identification Mode
After a card receives its RCA, it switches to data transfer mode. As shown on the first diagram in
Figure 19, SD_CMD lines in this mode are driven with push-pull drivers. The command is followed by a
period of two Z bits (allowing time for direction switching on the bus) and then by P bits pushed up by the
responding card. The other two diagrams show the separating periods NRC and NCC.
MC9328MX21S Technical Data, Rev. 1.1
28
Freescale Semiconductor