English
Language : 

NS9360B-0-C177 Datasheet, PDF (54/68 Pages) List of Unclassifed Manufacturers – This table lists the key features of the NS7520
FP DRAM timing
FP DRAM burst read
Fast Page burst read
T1
TW
T2
TW
T2
TW
T2
TW
T2 Note-1 T1
BCLK
TA* (Note-4)
30
30
TEA*/LAST (Note-4)
36
BE[3:0]* Note-2
6
Non-muxed address
35
Muxed address
read D[31:0]
11
10
28
OE*
27
RAS[4:0]*
CAS[3:0]* Note-3
43
43
37
PortA2/AMUX
12
RW*
31
31
36
28
27
37
Notes:
1 If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock
pulses are required for DMA context switching.
2 Port size determines which byte enable signals are active:
– 8-bit port = BE3*
– 16-bit port = BE[3:2]
– 32-bit port = BE[3:0]
3 Port size determines which CAS signals are active:
– 8-bit port = CAS3*
– 16-bit port = CAS[3:2]
– 32-bit port = CAS[3:0]
4 The TA* and TEA*/LAST signals are for reference only.
50
NS9360 Datasheet 03/2006