|
EP3C55F780I7 Datasheet, PDF (36/274 Pages) Altera Corporation – This section provides a complete overview of all features relating to the Cyclone III device family | |||
|
◁ |
3â2
Chapter 3: Memory Blocks in the Cyclone III Device Family
Overview
Table 3â1 lists the features supported by the M9K memory
Table 3â1. Summary of M9K Memory Features
Feature
M9K Blocks
8192 Ã 1
4096 Ã 2
2048 Ã 4
1024 Ã 8
Configurations (depth à width)
1024 Ã 9
512 Ã 16
512 Ã 18
256 Ã 32
256 Ã 36
Parity bits
v
Byte enable
v
Packed mode
v
Address clock enable
v
Single-port mode
v
Simple dual-port mode
v
True dual-port mode
v
Embedded shift register mode (1)
v
ROM mode
v
FIFO buffer (1)
v
Simple dual-port mixed width support
v
True dual-port mixed width support (2)
v
Memory initialization file (.mif)
v
Mixed-clock mode
v
Power-up condition
Outputs cleared
Register asynchronous clears
Read address registers and output registers only
Latch asynchronous clears
Output latches only
Write or read operation triggering
Write and read: Rising clock edges
Same-port read-during-write
Outputs set to Old Data or New Data
Mixed-port read-during-write
Outputs set to Old Data or Donât Care
Notes to Table 3â1:
(1) FIFO buffers and embedded shift registers that require external logic elements (LEs) for implementing control
logic.
(2) Width modes of Ã32 and Ã36 are not available.
f For information about the number of M9K memory blocks for the Cyclone III device
family, refer to the Cyclone III Device Family Overview chapter.
Cyclone III Device Handbook
Volume 1
December 2011 Altera Corporation
|
▷ |