English
Language : 

HMC702LP6CE Datasheet, PDF (25/38 Pages) Hittite Microwave Corporation – 14 GHz 16-Bit Fractional-N Synthesizer
v10.0812
HMC702LP6CE
14 GHz 16-BIT FRACTIONAL-N PLL

Single Step Ramp Mode
A Single Step 1-Way Ramp is shown in Figure 18. In this mode, a trigger is required for each step of the ramp. Single
step will function in either 1-Way or 2-Way ramps. Similar to autosweep, the ramp_busy flag will go high on the first
trigger, and will stay high until the nth trigger. The n+1 trigger will cause the ramp to jump to the start frequency in
1-way ramp mode. The n+2 trigger will restart the 1-way ramp.
Figure 18. Single Step Ramp Mode
The user should be aware that the synthesized ramp is subject to normal phase locked loop dynamics. If the loop
bandwidth in use is much wider than the rate of the steps then the locking will be very fast and the ramp will have a
staircase shape. If the update rate is higher than the loop bandwidth, as is normally the case, then the loop will not
fully settle before a new frequency step is received. Hence the swept output will have a small lag and will sweep in a
near continuous fashion.
MAIN SERIAL PORT
The HMC702LP6CE features a four wire serial port for simple communication with the host controller. Register types
may be Read Only, Write Only, Read/Write or Strobe, as described in the registers descriptions. The synthesizer also
features an auxiliary 3-wire serial port, known as the VCO Serial Port. The VCO Serial Port is a write only interface
from the synthesizer to an optional switched resonator VCO that supports 3-wire serial port control.
Typical main serial port operation can be run with SCLK at speeds up to 50 MHz. Serial port registers are described
in the section REGISTER MAP.
LD_SDO Pin Operation
Configuration of the LD_SDO pin requires manipulation of both Reg2h[1:0] and Reg1Ah[13:12], as follows:
Serial data output (SDO) when a serial read occurs and high impedance at all other times:
Reg2h[1:0] = 0x (x=don’t care)
Reg1Ah[13:12] = 0x (x=don’t care)
Serial data output (SDO) when a serial read occurs and LD status at all other times (LD_SDO pin automatically mux’ed
between LD and SDO):
Reg2h[1:0] = 11
Reg1Ah[13:12] = 01
25
IrneFfsoporomrnastpiiborinliitcyfueirsn,aisshdseuedmlebivdy ebAyrnyAalnoaaglonDgdeDveitcvoeicsepsislfaobrceitliesevuesoder, dtnooerbrfeosra:acnHcyuiirntaftrteiintgeaenmdMerneitclsiaroboflepw.atHeaonvwtseeovreCor,thoneorrp
rliicgehntsseofisthgirrdanptaerdtiebsythimatpmlicPaayhtioroensnuolret of:rtohm9er7wits8isue-s2eu.n5dS0epre-ca3infi3ycap4tiao3tnesntsourbFjpeaacttextno:t cr9higa7hnt8gse-o2wf Ai5thn0oaulo-tg3noD3tiec7vei3.ceNso.
oFOroanrteipoTrenicc,eh2,nodEleollgiivzyearWby,aeyat,nhPd.DOto.riBvpoelax,c9eC10ho6red,leNmross:rwfAoonroaddl,o, gMMADAe0v02ic01e68s22,-94In10c.6,
OPrhdoneer: O78n1--3li2n9e-4a7t00w•wOwrd.ehritotnitlein.ecaotmwww.analog.com
Trademarks and registered trademarks aArepthpelpircopaetrityoonf thSeiur rpesppeoctrivte: oPwhneorsn. e: 978-250-33A4p3plicoartioanpSpusp@pohrti:tPtihteo.nceo: 1m-800-ANALOG-D