English
Language : 

LM3S2637 Datasheet, PDF (607/678 Pages) Texas Instruments – Stellaris® LM3S2637 Microcontroller
Stellaris® LM3S2637 Microcontroller
Table 18-2. Signals by Signal Name (continued)
Pin Name
Pin Number Pin Type Buffer Typea Description
CMOD1
76
I
TTL
CPU Mode bit 1. Input must be set to logic 0 (grounded); other
encodings reserved.
GND
9
-
Power Ground reference for logic and I/O pins.
15
21
33
39
45
54
57
63
69
82
87
94
GNDA
4
-
Power The ground reference for the analog circuits (ADC, Analog
97
Comparators, etc.). These are separated from GND to
minimize the electrical noise contained on VDD from affecting
the analog functions.
HIB
I2C0SCL
I2C0SDA
51
O
OD
An open-drain output with internal pull-up that indicates the
processor is in Hibernate mode.
70
I/O
OD
I2C module 0 clock.
71
I/O
OD
I2C module 0 data.
LDO
7
-
Power Low drop-out regulator output voltage. This pin requires an
external capacitor between the pin and GND of 1 µF or
greater. The LDO pin must also be connected to the VDD25
pins at the board level in addition to the decoupling
capacitor(s).
NC
36
-
-
No connect. Leave the pin electrically unconnected/isolated.
37
40
41
42
43
83
84
85
86
OSC0
48
I
Analog Main oscillator crystal input or an external clock reference
input.
OSC1
49
O
Analog Main oscillator crystal output. Leave unconnected when using
a single-ended clock source.
PA0
26
I/O
TTL
GPIO port A bit 0.
PA1
27
I/O
TTL
GPIO port A bit 1.
PA2
28
I/O
TTL
GPIO port A bit 2.
PA3
29
I/O
TTL
GPIO port A bit 3.
PA4
30
I/O
TTL
GPIO port A bit 4.
PA5
31
I/O
TTL
GPIO port A bit 5.
PA6
34
I/O
TTL
GPIO port A bit 6.
PA7
35
I/O
TTL
GPIO port A bit 7.
PB0
66
I/O
TTL
GPIO port B bit 0.
June 18, 2012
607
Texas Instruments-Production Data