English
Language : 

TLC320V343 Datasheet, PDF (20/30 Pages) Texas Instruments – SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
TLC320V343
SINGLE-SUPPLY ANALOG INTERFACE CIRCUIT
SLAS159 – MARCH 1997
PARAMETER MEASUREMENT INFORMATION
Delay Is m Shift Clocks†
Master
FS
Master FSD,
Slave Device 1 FS
Slave Device 1 FSD,
Slave Device 2 FS
Delay Is m Shift Clocks†
Delay Is m Shift Clocks†
Slave Device 2 FSD,
Slave Device 3 FS
Slave Device
(n – 1) FSD,
Slave Device n FS
† The delay time from any FS signals to the corresponding FSD signals is m shift clocks with the value of m being the
numerical value of the data programmed into the FSD register. In the master mode with slave devices, the same data word
programs the master and all slave devices; therefore, master to slave 1, slave 1 to slave 2, slave 2 to slave 3, etc., have
the same delay time.
Figure 11. Master-Slave Frame-Sync Timing After a Delay Has Been
Programmed into the FSD Registers
t=0
Master AIC
FS
Only Primary
MP
Frame Sync
Master AIC
Only Primary
and Secondary
Frame Sync
FS
MP
FSD
Sampling
Period
t=1
MP
1/2 Period
MS
MP
t=2
MP
MS
MP
Master and Slave FS
AIC Primary
Frame Sync
MP SP
MP SP
MP SP
Master and Slave
AIC Primary and FS
Secondary
Frame Sync
MP SP MS SS
MP SP MS SS
MP SP MS SS
MP = Master Primary
MS = Master Secondary
SP = Slave Primary
SS = Slave Secondary
Figure 12. Master and Slave Frame-Sync Sequence with One Slave
20
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265