English
Language : 

RX24T Datasheet, PDF (98/133 Pages) Renesas Technology Corp – 32-bit RXv2 CPU core
RX24T Group
5.3.5
Timing of On-Chip Peripheral Modules
5. Electrical Characteristics
Table 5.23 Timing of On-Chip Peripheral Modules (1)
Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = AVCC1 = AVCC2 = VREF = VCC to 5.5 V, VSS = AVSS0 = AVSS1 = AVSS2 =
0 V, Ta = –40 to +85°C
Item
Symbol
Min.
Max.
Unit
*1
Test
Conditions
I/O ports
MTU3
Input data pulse width
Input capture input pulse width
Single-edge setting
Both-edge setting
tPRW
tTICW
1.5
— tPcyc Figure 5.36
3
— tPAcyc Figure 5.37
5
—
Timer clock pulse width
Single-edge setting
tTCKWH,
3
— tPAcyc Figure 5.38
Both-edge setting
tTCKWL
5
—
Phase counting mode
5
—
POE3
GPT
POE# input pulse width
Input capture input pulse width
Single-edge setting
Both-edge setting
tPOEW
tGTICW
1.5
— tPcyc Figure 5.39
1.5
— tPAcyc Figure 5.40
2.5
—
External trigger input pulse width
Single-edge setting
tGTETW
1.5
— tPAcyc Figure 5.41
Both-edge setting
2.5
—
TMR
Timer clock pulse width
Timer clock pulse width
tGTCKWH
1.5
tGTCKWL
Single-edge setting
tTMCWH,
1.5
Both-edge setting
tTMCWL
2.5
— tPAcyc Figure 5.42
— tPcyc Figure 5.43
—
SCI
Input clock cycle
Asynchronous
Clock synchronous
tScyc
4
— tPcyc Figure 5.44
6
—
Input clock pulse width
Input clock rise time
Input clock fall time
Output clock cycle
Asynchronous
Clock synchronous
tSCKW
tSCKr
tSCKf
tScyc
0.4
0.6 tScyc
—
20 ns
—
20 ns
16
— tPcyc Figure 5.45
4
—
Output clock pulse width
Output clock rise time
Output clock fall time
Transmit data delay time Clock synchronous
(master)
tSCKW
tSCKr
tSCKf
tTXD
0.4
0.6 tScyc
—
20 ns
—
20 ns
—
40 ns
Transmit data delay time Clock
VCC = 4.0 V or above
(slave)
synchronous VCC = 2.7 V or above
—
40 ns
—
65 ns
Receive data setup time Clock
VCC = 4.0 V or above
tRXS
(master)
synchronous VCC = 2.7 V or above
40
— ns
65
— ns
Receive data setup time Clock synchronous
(slave)
40
— ns
Receive data hold time Clock synchronous
A/D converter Trigger input pulse width
CAC
CACREF input pulse width
tPcyc ≤ tcac*2
tPcyc > tcac*2
tRXH
40
—
tTRGW
1.5
—
tCACREF 4.5 tcac + 3 tPcyc —
5 tcac + 6.5 tPcyc
ns
tPcyc Figure 5.46
ns
Note 1. tPcyc: PCLK cycle, tPAcyc: PCLKA cycle
Note 2. tcac: CAC count clock source cycle
R01DS0257EJ0200 Rev.2.00
Apr 14, 2017
Page 98 of 133