English
Language : 

PM7375 Datasheet, PDF (290/430 Pages) PMC-Sierra, Inc – ATM SAR and PHY Processor for PCI Bus
DATA SHEET
PMC-931127
ISSUE 6
PM7375 LASAR-155
LOCAL ATM SAR & PHYSICAL LAYER
10.4.17 Register 0x340: PCID Rx Packet Descriptor Reference Ready Queue
Start
Bit
Bit 31
to
Bit 16
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
Bit 8
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Type Function
Unused
R/W RPDRRQS[15]
R/W RPDRRQS[14]
R/W RPDRRQS[13]
R/W RPDRRQS[12]
R/W RPDRRQS[11]
R/W RPDRRQS[10]
R/W RPDRRQS[9]
R/W RPDRRQS[8]
R/W RPDRRQS[7]
R/W RPDRRQS[6]
R/W RPDRRQS[5]
R/W RPDRRQS[4]
R/W RPDRRQS[3]
R/W RPDRRQS[2]
R/W RPDRRQS[1]
R/W RPDRRQS[0]
Default
XXXXH
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
RPDRRQS[15:0]:
The RPDRRQS[15:0] bits define bits 17 to 2 of the Receive Packet Descriptor
Reference Ready Queue Start address. This register is initialized by the PCI
Host. To calculate the physical start address of the RPDRR queue, the
RPDRRQS bits are added to the RQB field in the PCID Rx Queue Base register.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE 274