English
Language : 

PI2EQX5804CNJE Datasheet, PDF (19/23 Pages) Pericom Semiconductor Corporation – 5.0Gbps 4-Lane PCIe® 2.0 ReDriver™ with Equalization & Emphasis
PI2EQX5804C
5.0Gbps 4-Lane PCIe® 2.0 ReDriver™ with
Equalization & Emphasis
SDA and SCL I/O for I2C-bus (VDD = 1.2 ± 0.05v, TA = 0 to 70°C)
Symbol Parameter
Conditions
VIH
DC input logic high
VIL
DC input logic low
VOL
DC output logic low
IOL = 3mA
Vhys
Hysteresis of Schmitt trigger input
Min.
1.1
-0.3
0.2
Typ.
Max.
Units
VDD+0.3
V
0.7
V
0.4
V
V
Characteristics of the SDA and SCL bus lines for F/S-mode I2C-bus devices(1)
Symbol
Parameter
Conditions
Min.
Typ.
Max.
Unit
fSCL SCL clock frequency
0
100
kHz
tHD;STA Hold time (repeated) START condition. After
4.0
this period, the first clock pulse is generated
–
μs
tLOW LOW period of the SCL clock
4.7
–
μs
tHIGH HIGH period of the SCL clock
4.0
–
μs
tSU;STA Set-up time for a repeated START condition
4.7
tHD;DAT Data hold time
5.0
–
μs
–
μs
tSU;DAT Data set-up time
250
–
ns
tr
Rise time of both SDA and SCL signals
tf
Fall time of both SDA and SCL signals
–
100
ns
300
ns
tSU;STO Set-up time for STOP condition
4.0
–
μs
tBUF Buss free time between a STOP and STOP
condition
4.7
–
μs
Cb Capacitive load for each bus line
–
400
pF
Notes:
1. All values referred to VIHmin and VILmax levels.
2. A device must initially provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the unde-
fined region of the falling edge of SCL.
09-0001
19
PS8926B
06/08/09