English
Language : 

IA186XL Datasheet, PDF (72/75 Pages) InnovASIC, Inc – 16-Bit Microcontroller
IA186XL/IA188XL
16-Bit Microcontrollers
Data Sheet
July 6, 2011
Errata No. 5
Problem:
Bit 15 of RELREG (offset 0xFE) behaves differently than Intel device.
Description: For both 188 and 186 devices, an ESC opcode will generate a type 7 interrupt only
when RELREG[15] is a 0.
Workaround: Initialize RELREG[15] to 0 if a type 7 interrupt is desired.
Errata No. 6
Problem:
Enhanced mode makes bit 15 of RELREG (offset 0xFE) read-only.
Description: If the device comes out of reset in enhanced mode, RELREG[15] will be set to a
1.
Workaround: Avoid enhanced mode if a type 7 interrupt is desired.
Errata No. 7
Problem:
Sbus deasserts on the wrong edge of CLKOUT.
Description: The sbus goes inactive (high) at the end of a bus cycle on the falling edge of
CLKOUT. It should be on the rising edge of CLKOUT.
Workaround: None.
Errata No. 8
Problem:
Timer2 count register must be written to enable counting.
Description: If timer 2 count register is not explicitly written timer 2 will not count; this can
also prevent timers 0 & 1 from counting if timer 2 is used as a prescaler.
Workaround: Write timer 2 count register before enabling timer 2.
®
IA211080711-09
UNCONTROLLED WHEN PRINTED OR COPIED
Page 72 of 75
http://www.Innovasic.com
Customer Support:
1-888-824-4184