English
Language : 

HYB39L256160AC Datasheet, PDF (30/48 Pages) Infineon Technologies AG – 256 MBit Synchronous Low-Power DRAM
HYB 39L256160AC / T
256MBit 3.3V Mobile-RAM
11. Clock Suspension (Using CKE)
11.1 Clock Suspension During Burst Read CAS Latency = 2
Burst Length = 4, CAS Latency = 2
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK2
CKE
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
CAx
DQM
Hi-Z
DQ
t CSL
t CSL
t CSL
t HZ
Ax0 Ax1
Ax2
Ax3
Activate Read
Command Command
Bank A Bank A
Clock
Suspend
1 Cycle
Clock
Suspend
2 Cycles
Clock
Suspend
3 Cycles
SPT03914
INFINEON Technologies AG
30
2002-12-20