English
Language : 

MC9S08DN60_08 Datasheet, PDF (293/356 Pages) Freescale Semiconductor, Inc – Microcontrollers
Chapter 16 Development Support
Figure 16-4 shows the host receiving a logic 0 from the target HCS08 MCU. Because the host is
asynchronous to the target MCU, there is a 0-to-1 cycle delay from the host-generated falling edge on
BKGD to the start of the bit time as perceived by the target MCU. The host initiates the bit time but the
target HCS08 finishes it. Because the target wants the host to receive a logic 0, it drives the BKGD pin low
for 13 BDC clock cycles, then briefly drives it high to speed up the rising edge. The host samples the bit
level about 10 cycles after starting the bit time.
BDC CLOCK
(TARGET MCU)
HOST DRIVE
TO BKGD PIN
TARGET MCU
DRIVE AND
SPEED-UP PULSE
PERCEIVED START
OF BIT TIME
BKGD PIN
HIGH-IMPEDANCE
SPEEDUP
PULSE
10 CYCLES
10 CYCLES
EARLIEST START
OF NEXT BIT
HOST SAMPLES BKGD PIN
Figure 16-4. BDM Target-to-Host Serial Bit Timing (Logic 0)
MC9S08DN60 Series Data Sheet, Rev 3
Freescale Semiconductor
293