English
Language : 

MC68HC908AB32 Datasheet, PDF (134/392 Pages) Motorola, Inc – HCMOS Microcontroller Unit
Clock Generator Module (CGM)
Addr.
$001C
$001D
$001E
Register Name
Bit 7
6
5
4
3
Read:
PLLF
1
PLL Control Register
(PCTL)
Write:
PLLIE
PLLON BCS
Reset: 0
0
1
0
1
PLL Bandwidth Control Read: AUTO
LOCK
ACQ
XLD
0
Register Write:
(PBWC) Reset:
0
0
0
0
0
PLL Programming Read:
Register Write:
(PPG) Reset:
MUL7
0
MUL6
1
MUL5
1
MUL4
0
VRS7
0
= Unimplemented
Figure 9-2. CGM I/O Register Summary
2
1
1
0
0
VRS6
1
1
1
1
0
0
VRS5
1
Bit 0
1
1
0
0
VRS4
0
9.4.1 Crystal Oscillator Circuit
The crystal oscillator circuit consists of an inverting amplifier and an
external crystal. The OSC1 pin is the input to the amplifier and the OSC2
pin is the output. The SIMOSCEN signal from the system integration
module (SIM) enables the crystal oscillator circuit.
The CGMXCLK signal is the output of the crystal oscillator circuit and
runs at a rate equal to the crystal frequency. CGMXCLK is then buffered
to produce CGMRCLK, the PLL reference clock.
CGMXCLK can be used by other modules which require precise timing
for operation. The duty cycle of CGMXCLK is not guaranteed to be 50%
and depends on external factors, including the crystal and related
external components.
An externally generated clock can also feed the OSC1 pin of the crystal
oscillator circuit. For this configuration, the external clock should be
connected to the OSC1 pin and the OSC2 pin allowed to float.
Technical Data
134
Clock Generator Module (CGM)
MC68HC908AB32 — Rev. 1.1
Freescale Semiconductor