English
Language : 

NS9210B-0-I75 Datasheet, PDF (39/68 Pages) List of Unclassifed Manufacturers – Figure 1 shows the NS7520 modules. Dashed lines indicate shared pins
SRAM timing
SRAM burst write
CS controlled, four word (4-2-2-2), burst write (wait = 2, BCYC = 01)
T1 TW TW T2 TW T2 TW T2 TW T2 Note-1 T1
BCLK
TA* (Note-4)
TEA*/LAST (Note-4)
A[27:0]
BE[3:0]* (Note-2)
CS[4:0]*
write D[31:0]
Sync WE*
CS0WE*
RW*
6
36
27
9
29
19
12
30 30
31 31
36
27
13
29
19
Notes:
1 If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock
pulses are required for DMA context switching.
2 Port size determines which byte enable signals are active:
– 8-bit port = BE3*
– 16-bit port = BE[3:0]
– 32-bit port = BE[3:0]
3 The TW cycles are present when the WAIT field is set to 2 or more.
4 The TA* and TEA*/LAST signals are for reference only.
www.digi.com
35