English
Language : 

LM3S317 Datasheet, PDF (84/379 Pages) List of Unclassifed Manufacturers – Microcontroller
System Control
Bit/Field
26:23
Name
SYSDIV
Type
R/W
22
USESYSDIV
R/W
21
reserved
RO
20
USEPWMDIV
R/W
Reset
0xF
0
0
0
Description
System Clock Divisor
Specifies which divisor is used to generate the system clock
from the PLL output (200 MHz).
Binary
Value
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
Divisor
(BYPASS=1)
reserved
/2
/3
/4
/5
/6
/7
/8
/9
/10
/11
/12
/13
/14
/15
/16
Frequency
(BYPASS=0)
reserved
reserved
reserved
reserved
reserved
reserved
reserved
25 MHz
22.22 MHz
20 MHz
18.18 MHz
16.67 MHz
15.38 MHz
14.29 MHz
13.33 MHz
12.5 MHz (default)
When reading the Run-Mode Clock Configuration (RCC)
register (see page 83), the SYSDIV value is MINSYSDIV if
a lower divider was requested and the PLL is being used.
This lower value is allowed to divide a non-PLL source.
Use the system clock divider as the source for the system
clock. The system clock divider is forced to be used when
the PLL is selected as the source.
Reserved bits return an indeterminate value, and should
never be changed.
Use the PWM clock divider as the source for the PWM
clock.
84
May 4, 2007
Preliminary