English
Language : 

CS4244 Datasheet, PDF (24/63 Pages) Cirrus Logic – 4 In/4 Out Audio CODEC with PCM and TDM Interfaces
CS4244
and 17, the VQ voltage will never rise to its minimum operating voltage. If the VQ voltage never rises
above this minimum operating voltage, the device will not finish the power-up sequence and normal op-
eration will not begin.
Also note that any AOUTx± pin(s) with a DC load must remain powered up (PDN DACx = 0) to keep the
VQ net at its nominal voltage during normal operation, otherwise clipping may occur on the outputs.
Note that the load capacitors (CLx) are also in parallel during power-up. The amount of total capacitance
on the VQ net during power-up will affect the amount of time it takes for the VQ voltage to rise to its nom-
inal operating voltage after VA power is applied. The time period can be calculated using the time constant
given by the internal series resistor and the load capacitors.
VA
~140kΩ
VQ
NET
~140 kΩ
External VQ
capacitor
S1±
AOUT1+
AOUT1-
RL1+ CL1+
RL1- CL1-
S2±
AOUT2+
AOUT2-
RL2+ CL2+
RL2- CL2-
S3±
AOUT3+
AOUT3-
RL3+ CL3+
RL3- CL3-
S4±
AOUT4+
AOUT4-
RL4+ CL4+
RL4- CL4-
Figure 10. DAC DC Loading
4.3 I²C Control Port
All device configuration is achieved via the I²C control port registers as described in the Switching Specifi-
cations - Control Port table. The operation via the control port may be completely asynchronous with respect
to the audio sample rates. However, to avoid potential interference problems, the I²C pins should remain
static if no operation is required. The CS4244 acts as an I²C slave device.
SDA is a bidirectional data line. Data is clocked into and out of the device by the clock, SCL. The AD0 and
AD1 pins form the two least significant bits of the chip address and should be connected through a resistor
to VL or GND as desired. The SDOUT2 pin is used to set the AD2 bit by connecting a resistor from the SD-
OUT2 pin to VL or to GND. The state of these pins are sensed after the CS4244 is released from reset.
DS900F2
24