English
Language : 

AK8411 Datasheet, PDF (11/25 Pages) Asahi Kasei Microsystems – Single Channel Input, 16 Bit 5 MSPS Video ADC
ASAHI KASEI
[AK8411]
„ Analog Characteristics
(AVDD=3.3V, DRVDD=3.3V, MCLK=40MHz, Single Edge Mode, Ta=25°C,
unless otherwise specified)
Item
Min. Typ. Max. Unit
Note
Reference Voltage
VCOM voltage
1.4
1.5
1.6
V
VRP voltage
1.9
2.0
2.1
V
VRN voltage
0.9
1.0
1.1
V
Analog Input
Maximum signal input level
1.98
Vp-p
Absolute gain
–0.7
0
0.7
dB At DC mode (Note 1)
–1.45 –0.45 0.55 dB At CDS mode (Note 1)
Sampling rate
1
5 MSPS
Input reference level
0
1.1
1.5
V At DC mode
VCLP Input resistance
10
60
kΩ At DC mode
Signal input range
0
AVDD V At DC mode (Note 2)
Clamp level (VCLP voltage ) 1.95 2.05 2.15
V At CDS mode
Clamp resister
7
10
kΩ At CDS mode
Black level correction DAC
Resolution
8
bit (Note 3)
Correctable range
±215 ±240 ±265 mV (Note 4)
Internal offset voltage
–50
50
mV (Note 5)
PGA (Programmable Gain Amp.) circuit
Resolution
6
bit
Minimum gain
0
dB
Maximum gain
12.9 13.9 14.9 dB (Note 6)
Video ADC
Resolution
16
bit
Differential Non-linearity
–16
+16 LSB
Integral Non-linearity
±32
LSB
Noise
Output noise
5
LSBrms PGA min.
15
LSBrms PGA max.
Power Consumption
Analog part
21.5 31.5 mA At DC mode (Note 7)
power dissipations
24.5 34.5 mA At CDS mode (Note 7)
0.1
mA At Power down (Note 8)
Digital output driver power
3
10
mA (Note 9)
dissipation
(Note 1) 0dB is defined at the gain where ADC output reaches its full-scale when 1.98Vpp
signal is input with PGA setting at 00h.
(Note 2) CISIN input signal must be in this range which is referenced to AVSS.
(Note 3) Monotonicity guaranteed.
(Note 4) ±50 mV of the total correctable range is used for internal offset adjustment.
(Note 5) It defines that a boundary point of ADC output codes between 0000h and 0001h
exists within ±50mV range of the offset adjustment DAC setting when 1.1V is fed on
CISIN & VCLP pins in DC Direct Coupled mode, and when PGA gain is set to 0dB.
MS0457-E-00
11
2006/05