English
Language : 

HPC3130A Datasheet, PDF (31/41 Pages) Texas Instruments – PCI HOT PLUG CONTROLLER
HPC3130A
PCI HOT PLUG CONTROLLER
SCPS055 – NOVEMBER 1999
configuration and control registers (continued)
interrupt event enable register
Bit
Name
Type
Default
7
6
5
4
3
2
1
0
Interrupt event enable register
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
0
0
0
0
0
0
0
Register:
Type:
Offset:
Default:
Description:
Interrupt event enable
Read-only, Read/Write
07h (slot 0), 0Fh (slot 1), 17h (slot 2), 1Fh (slot 3)
00h
This register is used to enable interrupts, signaled through the open-drain INTR, after
detecting various events. Event status is reported through the interrupt event status
register.
Table 13. Interrupt Event Enable Register
BIT TYPE
NAME
FUNCTION
7
R
RSVD
Reserved. This bit returns 0 when read.
6
R/W
BUS_E
PCI bus CBT switch event enable. When this bit is set, an INTR is signaled when the BUSON output
changes state. The BUS event is intended for use with the idling protocol.
5
R/W
PWRGOOD_E
Power good event enable. When this bit is set, an INTR is signaled when the PWRGOOD input changes
state.
4
R/W PWRFAULT_E Power fault event enable. When this bit is set, an INTR is signaled when PWRFAULT input is asserted.
3
R/W DETECT1_E Mechanical detect 1 event enable. Enables INTR events on DETECT1 input state changes.
2
R/W DETECT0_E Mechanical detect 0 event enable. Enables INTR events on DETECT0 input state changes.
1
R/W
PRSNT2_E Card present 2 event enable. Enables INTR events on PRSNT2 input state changes.
0
R/W
PRSNT1_E Card present 1 event enable. Enables INTR events on PRSNT1 input state changes.
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
31