English
Language : 

OMAP-L137_15 Datasheet, PDF (133/222 Pages) Texas Instruments – OMAP-L137 Low-Power Applications Processor
www.ti.com
OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
Table 6-57. General Timing Requirements for SPI0 Slave Modes(1)
No.
9
tc(SPC)S
10 tw(SPCH)S
11 tw(SPCL)S
12 tsu(SOMI_SPC)S
13 td(SPC_SOMI)S
14 toh(SPC_SOMI)S
15 tsu(SIMO_SPC)S
16 tih(SPC_SIMO)S
PARAMETER
Cycle Time, SPI0_CLK, All Slave Modes
Pulse Width High, SPI0_CLK, All Slave Modes
Pulse Width Low, SPI0_CLK, All Slave Modes
Polarity = 0, Phase = 0,
to SPI0_CLK rising
Setup time, transmit data written to
SPI before initial clock edge from
master.(2) (3)
Polarity = 0, Phase = 1,
to SPI0_CLK rising
Polarity = 1, Phase = 0,
to SPI0_CLK falling
Polarity = 1, Phase = 1,
to SPI0_CLK falling
Polarity = 0, Phase = 0,
from SPI0_CLK rising
Delay, subsequent bits valid on
SPI0_SOMI after transmit edge of
SPI0_CLK
Polarity = 0, Phase = 1,
from SPI0_CLK falling
Polarity = 1, Phase = 0,
from SPI0_CLK falling
Polarity = 1, Phase = 1,
from SPI0_CLK rising
Polarity = 0, Phase = 0,
from SPI0_CLK falling
Output hold time, SPI0_SOMI valid
after
receive edge of SPI0_CLK
Polarity = 0, Phase = 1,
from SPI0_CLK rising
Polarity = 1, Phase = 0,
from SPI0_CLK rising
Polarity = 1, Phase = 1,
from SPI0_CLK falling
Polarity = 0, Phase = 0,
to SPI0_CLK falling
Input Setup Time, SPI0_SIMO valid
before
receive edge of SPI0_CLK
Polarity = 0, Phase = 1,
to SPI0_CLK rising
Polarity = 1, Phase = 0,
to SPI0_CLK rising
Polarity = 1, Phase = 1,
to SPI0_CLK falling
Polarity = 0, Phase = 0,
from SPI0_CLK falling
Input Hold Time, SPI0_SIMO valid
after
receive edge of SPI0_CLK
Polarity = 0, Phase = 1,
from SPI0_CLK rising
Polarity = 1, Phase = 0,
from SPI0_CLK rising
Polarity = 1, Phase = 1,
from SPI0_CLK falling
MIN
greater of 3P or 40
18
18
2P
MAX
UNIT
ns
ns
ns
2P
ns
2P
2P
18.5
18.5
ns
18.5
18.5
0.5tc(SPC)S -3
0.5tc(SPC)S -3
ns
0.5tc(SPC)S -3
0.5tc(SPC)S -3
0
0
ns
0
0
5
5
ns
5
5
(1) P = SYSCLK2 period
(2) First bit may be MSB or LSB depending upon SPI configuration. SO(0) refers to first bit and SO(n) refers to last bit output on
SPI0_SOMI. SI(0) refers to the first bit input and SI(n) refers to the last bit input on SPI0_SIMO.
(3) Measured from the termination of the write of new data to the SPI module, In analyzing throughput requirements, additional internal bus
cycles must be accounted for to allow data to be written to the SPI module by the DSP CPU.
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications 133
Submit Documentation Feedback
Product Folder Links: OMAP-L137