English
Language : 

AM1806 Datasheet, PDF (112/241 Pages) Texas Instruments – AM1806 ARM Microprocessor
AM1806
SPRS658 – FEBRUARY 2010
www.ti.com
6.11.3.11 DDR2/mDDR CK and ADDR_CTRL Routing
Figure 6-21 shows the topology of the routing for the CK and ADDR_CTRL net classes. The route is a
balanced T as it is intended that the length of segments B and C be equal. In addition, the length of A
should be maximized.
A1
T
A
A1
Figure 6-21. CK and ADDR_CTRL Routing and Topology
Table 6-34. CK and ADDR_CTRL Routing Specification
No. Parameter
1 Center to Center CK-CKN Spacing
2 CK A to B/A to C Skew Length Mismatch
3 CK B to C Skew Length Mismatch
4 Center to center CK to other DDR2/mDDR trace spacing
5 CK/ADDR_CTRL nominal trace length
6 ADDR_CTRL to CK Skew Length Mismatch
7 ADDR_CTRL to ADDR_CTRL Skew Length Mismatch
8 Center to center ADDR_CTRL to other DDR2/mDDR trace spacing
9 Center to center ADDR_CTRL to other ADDR_CTRL trace spacing
10 ADDR_CTRL A to B/A to C Skew Length Mismatch
11 ADDR_CTRL B to C Skew Length Mismatch
Min
4w
CACLM-50
4w
3w
Typ
CACLM
Max
2w
25
25
CACLM+50
100
100
100
100
Unit
Mils
Mils
Mils
Mils
Mils
Mils
Mils
Notes
See Note (1)
See Note (2)
See Note (1)
See Note (3)
See Note (1)
See Note (1)
See Note (2)
(1) Center to center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing
congestion.
(2) Series terminator, if used, should be located closest to device.
(3) CACLM is the longest Manhattan distance of the CK and ADDR_CTRL net classes.
112 Peripheral Information and Electrical Specifications
Submit Documentation Feedback
Product Folder Link(s): AM1806
Copyright © 2010, Texas Instruments Incorporated