English
Language : 

71M6531D_10 Datasheet, PDF (27/120 Pages) Teridian Semiconductor Corporation – Energy Meter IC
FDS 6531/6532 005
Data Sheet 71M6531D/F-71M6532D/F
The feature of receiving 9 bits (Mode 3 for UART0, Mode A for UART1) can be used as handshake signals
for inter-processor communication in multi-processor systems. In this case, the slave processors have bit
SM20 (S0CON[5]) for UART0, or SM21 (S1CON[5] for UART1, set to 1. When the master processor outputs
the slave’s address, it sets the 9th bit to 1, causing a serial port receive interrupt in all the slaves. The slave
processors compare the received byte with their address. If there is a match, the addressed slave will
clear SM20 or SM21 and receive the rest of the message. All other slaves will ignore the message. After
addressing the slave, the host outputs the rest of the message with the 9th bit set to 0, so no additional
serial port receive interrupts will be generated.
UART Control Registers:
The functions of UART0 and UART1 depend on the setting of the Serial Port Control Registers S0CON
and S1CON shown in Table 17 and Table 18, respectively and the PCON register shown in Table 19.
Since the TI0, RI0, TI1 and RI1 bits are in an SFR bit addressable byte, common practice
would be to clear them with a bit operation, but this must be avoided. The hardware implements
bit operations as a byte wide read-modify-write hardware macro. If an interrupt occurs after
the read, but before the write, its flag will be cleared unintentionally.
The proper way to clear these flag bits is to write a byte mask consisting of all ones except for
a zero in the location of the bit to be cleared. The flag bits are configured in hardware to ignore
ones written to them.
Bit
S0CON[7]
S0CON[6]
S0CON[5]
S0CON[4]
S0CON[3]
S0CON[2]
S0CON[1]
S0CON[0]
Table 17: The S0CON (UART0) Register (SFR 0x98)
Symbol
Function
The SM0 and SM1 bits set the UART0 mode:
SM0
Mode Description
SM0
SM1
0
N/A
0
0
1
8-bit UART
0
1
SM1
2
9-bit UART
1
0
3
9-bit UART
1
1
SM20
Enables the inter-processor communication feature.
REN0
If set, enables serial reception. Cleared by software to disable reception.
TB80
RB80
The 9th transmitted data bit in Modes 2 and 3. Set or cleared by the
MPU, depending on the function it performs (parity check, multiprocessor
communication etc.)
In Modes 2 and 3 it is the 9th data bit received. In Mode 1, SM20 is 0,
RB80 is the stop bit. In mode 0, this bit is not used. Must be cleared by
software.
TI0
Transmit interrupt flag; set by hardware after completion of a serial transfer.
Must be cleared by software.
RI0
Receive interrupt flag; set by hardware after completion of a serial reception.
Must be cleared by software.
Bit
S1CON[7]
S1CON[5]
S1CON[4]
S1CON[3]
v1.3
Table 18: The S1CON (UART1) register (SFR 0x9B)
Symbol
Function
Sets the baud rate and mode for UART1.
SM
SM21
REN1
TB81
SM
Mode Description
Baud Rate
0
A 9-bit UART
variable
1
B 8-bit UART
variable
Enables the inter-processor communication feature.
If set, enables serial reception. Cleared by software to disable reception.
The 9th transmitted data bit in Mode A. Set or cleared by the MPU,
depending on the function it performs (parity check, multiprocessor
communication etc.)
© 2005-2010 TERIDIAN Semiconductor Corporation
27