English
Language : 

SI53019-A01A Datasheet, PDF (9/37 Pages) Silicon Laboratories – 19-OUTPUT PCIE GEN 3 BUFFER
Si53019-A01A
Table 6. Output Skew, PLL Bandwidth and Peaking
TA = 0–70 °C; supply voltage VDD = 3.3 V ±5%
Parameter
CLK_IN, DIF[x:0]
CLK_IN, DIF[x:0]
CLK_IN, DIF[x:0]
CLK_IN, DIF[x:0]
CLK_IN, DIF[x:0]
CLK_IN, DIF[x:0]
DIF[18:0]
PLL Jitter Peaking
PLL Jitter Peaking
PLL Bandwidth
PLL Bandwidth
Test Condition
Input-to-Output Delay in PLL Mode
Nominal Value1,2,3,4
Input-to-Output Delay in Bypass Mode
Nominal Value2,4,5
Input-to-Output Delay Variation in PLL Mode
Over voltage and temperature2,4,5
Input-to-Output Delay Variation in Bypass Mode
Over voltage and temperature2,4,5
Random differential spread spectrum tracking
error between 2 DB1900Z devices in Hi BW Mode
Random differential tracking error between 2
DB1900Z devices in Hi BW Mode
Output-to-Output Skew across all Outputs
(Common to Bypass and PLL Mode)1,2,3,4,5
(HBW_BYPASS_LBW = 0)6
(HBW_BYPASS_LBW = 1)6
(HBW_BYPASS_LBW = 0)7
(HBW_BYPASS_LBW = 1)7
Min
–100
2.5
–50
–250
—
—
0
—
—
—
—
TYP
20
3.4
0
—
15
3
20
0.4
0.1
0.7
2
Max Unit
100
ps
4.5
ns
50
ps
250
ps
75
ps
5
ps
(rms)
50
ps
2.0
dB
2.5
dB
1.4 MHz
4
MHz
Notes:
1. Measured into fixed 2 pF load cap. Input-to-output skew is measured at the first output edge following the
corresponding input.
2. Measured from differential cross-point to differential cross-point.
3. This parameter is deterministic for a given device.
4. Measured with scope averaging on to find mean value.
5. All Bypass Mode Input-to-Output specs refer to the timing between an input edge and the specific output edge
created by it.
6. Measured as maximum pass band gain. At frequencies within the loop BW, highest point of magnification is called
PLL jitter peaking.
7. Measured at 3 db down or half power point.
Rev. 1.3
9