English
Language : 

SI53304 Datasheet, PDF (19/33 Pages) Silicon Laboratories – 1:6 LOW JITTER UNIVERSAL BUFFER/LEVEL TRANSLATOR WITH 2:1 INPUT MUX AND INDIVIDUAL OE
Si533xx
CMOS Driver
Zout
Rs
Zo
50
CMOS
Receivers
Si53304
Figure 10. LVCMOS Output Termination
Table 19. Recommended LVCMOS RS Series Termination
SFOUTX[1] SFOUTX[0]
3.3 V
RS (ohms)
2.5 V
1.8 V
0
1
33
33
33
1
0
33
33
33
1
1
33
33
0
Open
0
0
0
0
2.9.1. LVCMOS Output Termination To Support 1.5V and 1.2V
LVCMOS clock outputs are natively supported at 1.8, 2.5, and 3.3V. However, 1.2V and 1.5V LVCMOS clock
outputs can be supported via a simple resistor divider network that will translate the buffer’s 1.8V output to a lower
voltage as shown in Figure 11 below.
VDDOx= 1.8V
R1
LVCMOS
R1
50
R2
1.5V LVCMOS: R1 = 43 ohms, R2 = 300 ohms, IOUT = 12mA
1.2V LVCMOS: R1 = 58 ohms, R2 = 150 ohms, IOUT = 12mA
50
R2
Figure 11. 1.5V and 1.2V LVCMOS Low-Voltage Output Termination
Rev. 1.0
19