English
Language : 

H8S14 Datasheet, PDF (773/938 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2200 Series
Appendix A Instruction Set
Instruction Mnemonic
LDM*4
LDM.L @SP+,
(ERn-ERn+1)
LDM.L @SP+,
(ERn-ERn+2)
LDM.L @SP+,
(ERn-ERn+3)
LDMAC
LDMAC ERs,MACH
LDMAC ERs,MACL
MAC
MAC @ERn+,@ERm+
MOV
MOV.B #xx:8,Rd
MOV.B Rs,Rd
MOV.B @ERs,Rd
MOV.B @(d:16,ERs),Rd
MOV.B @(d:32,ERs),Rd
MOV.B @ERs+,Rd
MOV.B @aa:8,Rd
MOV.B @aa:16,Rd
MOV.B @aa:32,Rd
MOV.B Rs,@ERd
MOV.B Rs,@(d:16,ERd)
MOV.B Rs,@(d:32,ERd)
MOV.B Rs,@-ERd
MOV.B Rs,@aa:8
MOV.B Rs,@aa:16
MOV.B Rs,@aa:32
MOV.W #xx:16,Rd
MOV.W Rs,Rd
MOV.W @ERs,Rd
MOV.W @(d:16,ERs),Rd
MOV.W @(d:32,ERs),Rd
MOV.W @ERs+,Rd
MOV.W @aa:16,Rd
MOV.W @aa:32,Rd
MOV.W Rs,@ERd
Branch
Byte Word
Instruction Address Stack
Data Data Internal
Fetch
Read Operation Access Access Operation
I
J
K
L
M
N
2
4
1
2
6
1
2
8
1
Cannot be used in the H8S/2214 Group
Cannot be used in the H8S/2214 Group
1
1
1
1
2
1
4
1
1
1
1
1
1
2
1
3
1
1
1
2
1
4
1
1
1
1
1
1
2
1
3
1
2
1
1
1
2
1
4
1
1
1
1
2
1
3
1
1
1
Rev.4.00 Sep. 18, 2008 Page 711 of 872
REJ09B0189-0400