English
Language : 

74HC7030 Datasheet, PDF (18/22 Pages) NXP Semiconductors – 9-bit x 64-word FIFO register; 3-state
Philips Semiconductors
9-bit x 64-word FIFO register; 3-state
Product specification
74HC/HCT7030
Expanded format
Fig.19 shows two cascaded FIFOs providing a capacity of 128 words × 9 bits.
Fig.20 shows the signals on the nodes of both FIFOs after the application of a SI pulse, when both FIFOs are initially
empty. After a rippled through delay, data arrives at the output of FIFOA. Due to SOA being HIGH, a DOR pulse is
generated. The requirements of SIB and DnB are satisfied by the DORA pulse width and the timing between the rising
edge of DORA and QnA. After a second ripple through delay, data arrives at the output of FIFOB.
Fig.21 shows the signals on the nodes of both FIFOs after the application of a SOB pulse, when both FIFOs are initially
full. After a bubble-up delay a DIRB pulse is generated, which acts as a SOA pulse for FIFOA. One word is transferred
from the output of FIFOA to the input of FIFOB. The requirements of the SOA pulse for FIFOA is satisfied by the pulse
width of DORB. After a second bubble-up delay an empty space arrives at DnA, at which time DIRA goes HIGH.
Fig.22 shows the waveforms at all external nodes of both FIFOs during a complete shift-in and shift-out sequence.
The PC74HC/HCT7030 is easily cascaded to increase word capacity without any
external circuitry. In cascaded format, all necessary communications are handled
by the FIFOs. Figs 17 to 19 demonstrate the intercommunication timing between
FIFOA and FIFOB. Fig.22 gives an overview of pulses and timing of two cascaded
FIFOs, when shifted full and shifted empty again.
Fig.19 Cascading for increased word capacity; 128 words × 9 bits.
December 1990
18