English
Language : 

IS66WVC1M16ALL Datasheet, PDF (42/67 Pages) Integrated Silicon Solution, Inc – Mixed Mode supports asynchronous write and synchronous read operation
IS66WVC1M16ALL
IS67WVC1M16ALL
Figure 27: Single Access Burst READ Operation – Fixed Latency
CLK
Address
DQ0-
DQ15
ADV#
CE#
UB#/LB#
WE#
VALID
ADDRESS
tSP
tAVH
tSP
tHD
tCSP
tSP
tSP tHD
OE#
tCEW
WAIT HiZ
tAA
tAADV
tCO
tCEM
tCLK
tKOH
VALID
OUTPUT
tHD tHZ
tHD
tOLZ
tBOE
tKHTL
tOHZ
tHZ
Read Burst Identified (WE#=HIGH)
Notes:
1. Non-default fixed latency BCR settings for single-access burst READ operation: Fixed Latency;
Latency code four (five clocks); WAIT active LOW; WAIT asserted during delay.
Rev.A | October 2013
www.issi.com – SRAM@issi.com
42