English
Language : 

ICS844S42I Datasheet, PDF (19/27 Pages) Integrated Device Technology – On-chip crystal oscillator for reference frequency generation
ICS844S42I Data Sheet
DUAL OUTPUT RF FREQUENCY SYNTHESIZER
Termination for 3.3V LVPECL Outputs
The clock layout topology shown below is a typical termination for
LVPECL outputs. The two different layouts mentioned are
recommended only as guidelines.
The differential outputs are low impedance follower outputs that
generate ECL/LVPECL compatible outputs. Therefore, terminating
resistors (DC current path to ground) or current sources must be
used for functionality. These outputs are designed to drive 50
transmission lines. Matched impedance techniques should be used
to maximize operating frequency and minimize signal distortion.
Figures 6A and 6B show two different layouts which are
recommended only as guidelines. Other suitable clock layouts may
exist and it would be recommended that the board designers
simulate to guarantee compatibility across all printed circuit and clock
component process variations.
3.3V
Zo = 50Ω
3.3V
+
LVPECL
Zo = 50Ω
R1
50Ω
RTT =
1
((VOH + VOL) / (VCC – 2)) – 2
* Zo
_
Input
R2
50Ω
VCC - 2V
RTT
Figure 6A. 3.3V LVPECL Output Termination
3.3V
LVPECL
3.3V
R3
R4
125Ω
125Ω
3.3V
Zo = 50Ω
+
Zo = 50Ω
R1
84Ω
_
R2
84Ω
Input
Figure 6B. 3.3V LVPECL Output Termination
ICS844S42BKI REVISION A FEBRUARY 21, 2012
19
©2012 Integrated Device Technology, Inc.