English
Language : 

HY5PS1G431CFP_08 Datasheet, PDF (31/45 Pages) Hynix Semiconductor – 1Gb DDR2 SDRAM
HY5PS1G4(8,16)31C(L)FP
HY5PS1G4(8,16)31CFR
Fig. a. Illustration of nominal slew rate for tIS,tDS
CK,DQS
CK, DQS
VDDQ
tIS,
tIH,
tDS
tDH
tIS,
tIH,
tDS
tDH
VIH(ac)min
VIH(dc)min
VREF(dc)
VIL(dc)max
VIL(ac)max
Vss
nominal
slew rate
nominal
slew rate
VREF to ac
region
Delta TF
Delta TR
Setup Slew Rate
Falling Signal
=
VREF(dc)-VIL(ac)max
Delta TF
Setup Slew Rate
Rising Signal
=
VIH(ac)min-VREF(dc)
Delta TR
Rev. 0.7 / Nov. 2008
31