English
Language : 

MC9S12H256VFVE Datasheet, PDF (64/130 Pages) Freescale Semiconductor, Inc – Original Release Date: 29 SEP 2000 Revised: 28 JUL 2008
MC9S12H256 Device User Guide — V01.20
2.3.30 PP[5:2] / PWM[5:2] — Port P I/O Pins [5:2]
PP5-PP2 are general purpose input or output pins. They can be configured as Pulse Width Modulator
(PWM) channel outputs PWM5-PWM2.
NOTE: These pins are not available in the 112-pin LQFP version.
2.3.31 PP[1:0] / PWM[1:0] — Port P I/O Pins [1:0]
PP1-PP0 are general purpose input or output pins. They can be configured as Pulse Width Modulator
(PWM) channel outputs PWM1-PWM0.
2.3.32 PS7 / SS — Port S I/O Pin 7
PS7 is a general purpose input or output pin. It can be configured as slave select pin SS of the Serial
Peripheral Interface (SPI).
2.3.33 PS6 / SCK — Port S I/O Pin 6
PS6 is a general purpose input or output pin. It can be configured as serial clock pin SCK of the Serial
Peripheral Interface (SPI).
2.3.34 PS5 / MOSI — Port S I/O Pin 5
PS5 is a general purpose input or output pin. It can be configured as the master output (during master
mode) or slave input (during slave mode) pin MOSI of the Serial Peripheral Interface (SPI).
2.3.35 PS4 / MISO — Port S I/O Pin 4
PS4 is a general purpose input or output pin. It can be configured as master input (during master mode) or
slave output (during slave mode) pin MISO for the Serial Peripheral Interface (SPI).
2.3.36 PS3 / TXD1 — Port S I/O Pin 3
PS3 is a general purpose input or output pin. It can be configured as transmit pin TXD1 of the Serial
Communication Interface 1 (SCI1).
NOTE: This pin is not available in the 112-pin LQFP version.
2.3.37 PS2 / RXD1 — Port S I/O Pin 2
PS2 is a general purpose input or output pin. It can be configured as receive pin RXD1 of the Serial
Communication Interface 1 (SCI1).
NOTE: This pin is not available in the 112-pin LQFP version.
64