English
Language : 

STC5425 Datasheet, PDF (45/48 Pages) Connor-Winfield Corporation – Line Card Clock
Application Notes
STC5425
Line Card Clock
Data sheet
This section describes typical application use of the STC5425 device. The General section applies to all appli-
cation variations.
General
Power and Ground
Well-planned noise-minimizing power and ground are essential to achieving the best performance of the
device. The device requires 3.3V digital power and analog power input.
It is desirable to provide individual 0.1uF bypass capacitors, located close to the chip, for each of the power
input leads, subject to board space and layout constraints.
Ground should be provided by as continuous a ground plane as possible. A separated analog ground plane is
recommended.
Note: Un-used reference inputs must be grounded.
3.3V digital
power
inputs
VCC
STC5425
MCLK
TCXO/XO
3.3V analog
power
inputs
AVCC
GND
AGND
Digital ground
Analog ground
Figure 12: Power and Ground
Master Oscillator
An external 3.3V LVCMOS level clock (generally driven from TCXO or XO) is supplied at pin MCLK as master
clock. TCXO or XO should be carefully chosen as required by application. It is recommended that the oscillator
is placed close to the STC5425. Frequency of the master oscillator has four options, see description of the reg-
ister MCLK Freq Rest for details.
Preliminary
Page 45 of 48 TM113
Rev:P1.3
© Copyright the Connor-Winfield Corp. All Rights Reserved Specifications subject to change without notice
Date: September 20, 2011