English
Language : 

CS42325 Datasheet, PDF (38/71 Pages) Cirrus Logic – 10-In, 6-Out, 2 Vrms Audio CODEC with Headphone
CS42325
4.5.2.1 Recommended Power-Up Sequence, Hardware Mode
1. Hold RST low until MCLK1 and the power supplies are stable.
2. Bring RST high (SDOUT must be pulled high).
3. Apply all LRCKx, SCLKx and SDIN signals for normal operation to begin.
4. Bring RST low if the analog or digital supplies drop below the recommended operating condition to
prevent power glitch related issues.
4.5.2.2 Recommended Power-Down Sequence, Hardware Mode
To minimize audible pops when turning off or placing the CODEC in standby:
1. Mute the SDIN1 and SDIN2 streams feeding the CODEC.
2. Bring RST low.
4.5.3
Software Mode Start-Up
When no pull-up on SDOUT is present, the Software Mode is accessible once RST is high. The desired
register settings can be loaded per the interface descriptions in “Software Mode - I²C Control Port” on
page 41. When the desired configuration is complete the PDN bit in “Operational Control (Address 02h)”
on page 47 should be set to 0 to initiate the power up sequence. The quiescent voltage, VCMADC and
VCMBUF, and the internal voltage references, FILT+ and VCM_ADC, will then begin powering up to nor-
mal operation. During this voltage reference ramp delay, both SDOUT and the AOUTxA/AOUTxB outputs
will be automatically muted. Once LRCKx is valid, MCLKx occurrences are counted over one LRCKx pe-
riod to determine the MCLKx/LRCKx frequency ratio and normal operation begins.
It is recommended that RST be activated if the analog or digital supplies drop below the recommended
operating condition to prevent power-glitch-related issues.
4.5.3.1 Recommended Power-Up Sequence, Software Mode
1. Hold RST low until the power supplies are stable.
2. Bring RST high, the device will be in “standby”.
3. Load the desired register settings while keeping the PDN bit set to ‘1’b.
4. Start MCLK1 (and MCLK2 if it is used) to the appropriate frequency, as discussed in Section 4.1.1.
5. Set the PDN bit to ‘0’b.
6. Apply all LRCKx, SCLKx and SDIN signals for normal operation to begin.
7. Bring RST low if the analog or digital supplies drop below the recommended operating condition to
prevent power glitch related issues.
4.5.3.2 Recommended Power-Down Sequence, Software Mode
To minimize audible pops when turning off or placing the CODEC in standby:
1. Using the appropriate registers, Mute the AOUTxA, AOUTxB, DAC’s & ADC’s.
2. Set the PDN bit in the power control register to ‘1’b. The CODEC will not power down until it reaches
a fully muted sate.
3. Bring RST low.
38
DS838A2