English
Language : 

Z86E30 Datasheet, PDF (50/66 Pages) Zilog, Inc. – Z8 4K OTP Microcontroller
Z86E30/E31/E40
Z8 4K OTP Microcontroller
Zilog
EPROM MODE.
Table 14 shows the programming voltages of each pro-
gramming mode. Table 15, Figures 38, 39, and 40 show
the programming timing of each programming mode. Fig-
ure 41 shows the circuit diagram of a Z86E40 program-
ming adaptor, which adapts from 2764A to Z86E40. Fig-
ure 43 shows the flow-chart of an Intelligent Programming
Algorithm, which is compatible with 2764A EPROM
(Z86E40 is 4K EPROM, 2764A is 8K EPROM). Since the
EPROM size of Z86E30/E31/E40 differs from 2764A, the
programming address range has to be set from 0000H to
0FFFH for the Z86E30/E40 and 0000H to 07FFH for
Z86E31. Otherwise, the upper portion of EPROM data will
overwrite the lower portion of EPROM data. Figure 39
shows the adaptation from the 2764A to Z86E30/E31.
Note: EPROM Protect feature allows the LDC, LDCI, LDE,
and LDEI instructions from internal program memory. A
ROM look-up table can be used with this feature.
During programming, the VPP input pin supplies the pro-
gramming voltage and current to the EPROM. This pin is
also used to latch which EPROM mode is to be used (R/W
EPROM or R/W Option bits). The mode is set by placing
the correct mode number on the least significant bits of the
address and raising the EPM pin above V. After a setup
time, the VPP pin can then be raised or lowered. The
latched EPROM mode will remain until the EPM pin is re-
duced below VH.
Mode Name
EPROM R/W
Option Bit R/W
Mode #
0
3
LSB Addr
0000
0011
EPROM R/W mode allows the programming of the user
mode program ROM.
Option Bit R/W allows the programming of the Z8 option
bits. When the device is latched into Option Bit R/W mode,
the address must then be changed to 63 decimals
(000000111111 Binary). The Options are mapped into this
address as follows:
Bit
Option
7
Unused
6
Unused
5
32 KHz XTAL Option
4
Permanent WDT
3
Auto Latch Disable
2
RC Oscillator Option
1
RAM Protect
0
ROM Protect
Table 14 gives the proper conditions for EPROM R/W op-
erations, once the mode is latched.
Table 14. EPROM Programming Table
Programming
Modes
VPP
EPM
/CE /OE
EPROM READ1
X
VH
VIL
VIL
EPROM READ2
X
VH
VIL
VIL
PROGRAM
VPP
VH
VIL
VIH
PROGRAM
VPP
VH
VIL
VIL
VERIFY
OPTION BIT PGM VPP
VH
VIL
VIH
OPTION BIT READ X
VH
VIL
VIL
Notes:
VH = 13.0 V ± 0.1 V
VIH = As per specific Z8 DC specification.
VIL= As per specific Z8 DC specification.
X=Not used, but must be set to VH, VIH, or VIL level.
NU = Not used, but must be set to either VIH or VIL level.
IPP during programming = 40 mA maximum.
ICC during programming, verify, or read = 40 mA maximum.
*VCC has a tolerance of ±0.25V.
† Zilog recommends an EPROM read at VCC = 4.5 V and 5.5 V to
ensure proper device operations during the VCC after programming,
but VCC = 5.0 V is acceptable.
/PGM
VIH
VIH
VIL
VIH
VIL
VIH
ADDR
ADDR
ADDR
ADDR
ADDR
63
63
DATA
Out
Out
In
Out
IN
OUT
VCC*
4.5V†
5.5V†
6.4V
6.0V
6.4V
6.0V
50
PRELIMINARY
DS97Z8X0500