English
Language : 

W972GG8JB-3-TR Datasheet, PDF (56/87 Pages) Winbond – 32M 8 BANKS 8 BIT DDR2 SDRAM
W972GG8JB
CLK
CLK
VDDQ
tIS tIH
VIH(ac)min
VREF to AC
region
VIH(dc)min
VREF(dc)
VIL(dc)max
nominal
slew rate
VIL(ac)max
tIS
tIH
nominal
slew rate
VREF to AC
region
VSS
ΔTF
Setup Slew Rate = VREF(dc) - VIL(ac)max
Falling Signal
ΔTF
ΔTR
Setup Slew Rate
VIH(ac)min - VREF(dc)
Rising Signal =
ΔTR
Figure 20 – Illustration of nominal slew rate for tIS
- 56 -
Publication Release Date: Dec. 03, 2012
Revision A03