English
Language : 

AM1802_16 Datasheet, PDF (130/182 Pages) Texas Instruments – AM1802 ARM® Microprocessor
AM1802
SPRS710E – NOVEMBER 2010 – REVISED MARCH 2014
www.ti.com
Table 6-65. Additional(1) SPI1 Slave Timings, 5-Pin Option(2)(3)
NO.
PARAMETER
25 td(SCSL_SPC)S
Required delay from SPI1_SCS asserted at slave to
first SPI1_CLK edge at slave.
Polarity = 0, Phase = 0,
from SPI1_CLK falling
26 td(SPC_SCSH)S
Required delay from final
SPI1_CLK edge before
SPI1_SCS is deasserted.
Polarity = 0, Phase = 1,
from SPI1_CLK falling
Polarity = 1, Phase = 0,
from SPI1_CLK rising
Polarity = 1, Phase = 1,
from SPI1_CLK rising
27
tena(SCSL_SOMI)
S
Delay from master asserting SPI1_SCS to slave
driving SPI1_SOMI valid
28
tdis(SCSH_SOMI)S
Delay from master deasserting SPI1_SCS to slave 3-
stating SPI1_SOMI
29
tena(SCSL_ENA)S
Delay from master deasserting SPI1_SCS to slave
driving SPI1_ENA valid
Polarity = 0, Phase = 0,
from SPI1_CLK falling
30 tdis(SPC_ENA)S
Delay from final clock
receive edge on SPI1_CLK
to slave 3-stating or driving
high SPI1_ENA.(4)
Polarity = 0, Phase = 1,
from SPI1_CLK rising
Polarity = 1, Phase = 0,
from SPI1_CLK rising
Polarity = 1, Phase = 1,
from SPI1_CLK falling
1.2V
MIN
MAX
P+1.5
1.1V
MIN
MAX
P+1.5
1.0V
MIN
MAX
P+1.5
UNIT
ns
0.5M+P+4
0.5M+P+5
0.5M+P+6
P+4
P+5
P+6
ns
0.5M+P+4
0.5M+P+5
0.5M+P+6
P+4
P+5
P+6
P+15
P+17
P+19
ns
P+15
P+17
P+19
ns
15
17
19
ns
2.5P+15
2.5P+17
2.5P+19
2.5P+15
2.5P+15
2.5P+17
2.5P+17
2.5P+19
ns
2.5P+19
2.5P+15
2.5P+17
2.5P+19
(1) These parameters are in addition to the general timings for SPI slave modes (Table 6-59).
(2) P = SYSCLK2 period; M = tc(SPC)M (SPI master bit clock period)
(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four slave clocking modes.
(4) SPI1_ENA is driven low after the transmission completes if the SPIINT0.ENABLE_HIGHZ bit is programmed to 0. Otherwise it is tri-
stated. If tri-stated, an external pullup resistor should be used to provide a valid level to the master. This option is useful when tying
several SPI slave devices to a single master.
130 Peripheral Information and Electrical Specifications
Copyright © 2010–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: AM1802