English
Language : 

MSP430G2333-Q1 Datasheet, PDF (10/62 Pages) Texas Instruments – Automotive Mixed-Signal Microcontroller
MSP430G2333-Q1
SLAS802A – OCTOBER 2013 – REVISED MARCH 2014
www.ti.com
8.4 Interrupt Vector Addresses
The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFC0h.
The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.
If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed), the
CPU goes into LPM4 immediately after power-up.
Table 5. Interrupt Sources, Flags, and Vectors
INTERRUPT SOURCE
Power-Up
External Reset
Watchdog Timer+
Flash key violation
PC out-of-range(1)
NMI
Oscillator fault
Flash memory access violation
Timer1_A3
Timer1_A3
INTERRUPT FLAG
PORIFG
RSTIFG
WDTIFG
KEYV (2)
SYSTEM
INTERRUPT
Reset
NMIIFG
OFIFG
ACCVIFG (2) (3)
TACCR0 CCIFG(4)
TACCR2 TACCR1 CCIFG, TAIFG(2)(4)
(non)-maskable
(non)-maskable
(non)-maskable
maskable
maskable
Watchdog Timer+
Timer0_A3
Timer0_A3
USCI_A0, USCI_B0 receive
USCI_B0 I2C status
USCI_A0, USCI_B0 transmit
USCI_B0 I2C receive or transmit
ADC10
I/O Port P2 (up to eight flags)
I/O Port P1 (up to eight flags)
WDTIFG
TACCR0 CCIFG(4)
TACCR2 TACCR1 CCIFG, TAIFG
(5) (4)
UCA0RXIFG, UCB0RXIFG(2)(5)
UCA0TXIFG, UCB0TXIFG (2)(6)
ADC10IFG (4)
P2IFG.0 to P2IFG.7(2)(4)
P1IFG.0 to P1IFG.7(2)(4)
maskable
maskable
maskable
maskable
maskable
maskable
maskable
maskable
See (7)
See (8)
WORD
ADDRESS
0FFFEh
0FFFCh
0FFFAh
0FFF8h
0FFF6h
0FFF4h
0FFF2h
0FFF0h
0FFEEh
0FFECh
0FFEAh
0FFE8h
0FFE6h
0FFE4h
0FFE2h
0FFE0h
0FFDEh
0FFDEh to
0FFC0h
PRIORITY
31, highest
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14 to 0, lowest
(1) A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from
within unused address ranges.
(2) Multiple source flags
(3) (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.
(4) Interrupt flags are located in the module.
(5) In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG.
(6) In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG.
(7) This location is used as bootstrap loader security key (BSLSKEY). A 0xAA55 at this location disables the BSL completely. A zero (0h)
disables the erasure of the flash if an invalid password is supplied.
(8) The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if
necessary.
10
Submit Documentation Feedback
Copyright © 2013–2014, Texas Instruments Incorporated
Product Folder Links: MSP430G2333-Q1