English
Language : 

OMAP-L137 Datasheet, PDF (140/219 Pages) Texas Instruments – Low-Power Applications Processor
OMAP-L137 Low-Power Applications Processor
SPRS563A – SEPTEMBER 2008 – REVISED OCTOBER 2008
Table 6-45. McASP1 Switching Characteristics(1)
NO.
9
tc(AHCLKRX)
10
tw(AHCLKRX)
11
tc(ACLKRX)
12
tw(ACLKRX)
13
td(ACLKRX-AFSRX)
14
td(ACLKX-AXRV)
15
tdis(ACLKX-AXRHZ)
PARAMETER
Cycle time, AHCLKX1 internal, AHCLKR1 output
Cycle time, AHCLKR1 external, AHCLKR1 output
Cycle time, AHCLKX1 internal, AHCLKX1 output
Cycle time, AHCLKX1 external, AHCLKX1 output
Pulse duration, AHCLKR1 internal, AHCLKR1
output
Pulse duration, AHCLKR1 external, AHCLKR1
output
Pulse duration, AHCLKX1 internal, AHCLKX1
output
Pulse duration, AHCLKX1 external, AHCLKX1
output
Cycle time, ACLKR1 internal, ACLKR1 output
Cycle time, ACLKR1 external, ACLKR1 output
Cycle time, ACLKX1 internal, ACLKX1 output
Cycle time, ACLKX1 external, ACLKX1 output
Pulse duration, ACLKR1 internal, ACLKR1 output
Pulse duration, ACLKR1 external, ACLKR1 output
Pulse duration, ACLKX1 internal, ACLKX1 output
Pulse duration, ACLKX1 external, ACLKX1 output
Delay time, ACLKR1 internal, AFSR output(7)
Delay time, ACLKX1 internal, AFSR output(8)
Delay time, ACLKX1 internal, AFSX output
Delay time, ACLKR1 external input, AFSR output(7)
Delay time, ACLKX1 external input, AFSR output(8)
Delay time, ACLKX1 external input, AFSX output
Delay time, ACLKR1 external output, AFSR
output (7)
Delay time, ACLKX1 external output, AFSR
output (8)
Delay time, ACLKX1 external output, AFSX output
Delay time, ACLKX1 internal, AXR1[n] output
Delay time, ACLKX1 external input, AXR1[n] output
Delay time, ACLKX1 external output, AXR1[n]
output
Disable time, ACLKX1 internal, AXR1[n] output
Disable time, ACLKX1 external input, AXR1[n]
output
Disable time, ACLKX1 external output, AXR1[n]
output
MIN
20
20
20
20
(AHR/2) – 2.5(2)
(AHR/2) – 2.5(2)
(AHX/2) – 2.5(3)
(AHX/2) – 2.5(3)
greater of 2P or 20 ns(4)
greater of 2P or 20 ns(4)
greater of 2P or 20 ns(4)
greater of 2P or 20 ns(4)
(AR/2) – 2.5(5)
(AR/2) – 2.5(5)
(AX/2) – 2.5(6)
(AX/2) – 2.5(6)
0.5
0.5
0.5
3.9
3.9
3.9
3.9
3.9
3.9
0.5
3.9
3.9
0.5
3.9
3.9
(1) McASP1 ACLKX1 internal – ACLKXCTL.CLKXM = 1, PDIR.ACLKX = 1
McASP1 ACLKX1 external input – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 0
McASP1 ACLKX1 external output – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 1
McASP1 ACLKR1 internal – ACLKR1CTL.CLKRM = 1, PDIR.ACLKR =1
McASP1 ACLKR1 external input – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 0
McASP1 ACLKR1 external output – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 1
(2) AHR - Cycle time, AHCLKR1.
(3) AHX - Cycle time, AHCLKX1.
(4) P = SYSCLK2 period
(5) AR - ACLKR1 period.
(6) AX - ACLKX1 period.
(7) McASP1 ACLKXCTL.ASYNC=1: Receiver is clocked by its own ACLKR1
(8) McASP1 ACLKXCTL.ASYNC=0: Receiver is clocked by transmitter's ACLKX1
www.ti.com
MAX UNIT
ns
ns
ns
ns
6.7
6.7
6.7
13.8
13.8
13.8
ns
13.8
13.8
13.8
6.7
13.8
ns
13.8
6.7
13.8
ns
13.8
140 Peripheral Information and Electrical Specifications
Submit Documentation Feedback