English
Language : 

71M6515H_11 Datasheet, PDF (10/60 Pages) Teridian Semiconductor Corporation – Up to 10ppmC precision ultra-stable voltage reference Digital temperature compensation
71M6515H
A Maxim Integrated Products Brand
Energy Meter IC
DATA SHEET
JULY 2011
Analog Pin Description
Name
IA,
IB,
IC
VA,
VB,
VC
VFLT
VX
VREF
XIN,
XOUT
Pin
No.
Type Circuit Description
56
Line Current Sense Inputs: Voltage inputs to the internal A/D converter. Typically,
55
I
6 they are connected to the output of a current transformer. The input is referenced
54
to V3P3A. Unused pins must be tied to V3P3A.
53
Line Voltage Sense Inputs: Voltage inputs to the internal A/D converter. Typically,
52
I
51
6 they are connected to the output of a resistor divider. The input is referenced to
V3P3A. Unused pins must be tied to V3P3A.
59
I
7 Power Fault Input. This pin must be tied to V3P3A.
58
I
6 Auxiliary input (not used). This pin should be tied to VREF.
57
I/O
9 Voltage Reference for the ADC.
61
63
I
Crystal Inputs: A 32768Hz crystal should be connected across these pins.
8 Typically, a 15pF capacitor is also connected from each pin to GNDA. See the
datasheet of the crystal manufacturer for details.
Pin types: P = Power, O = Output, I = Input, I/O = Input/Output
The circuit number denotes the equivalent circuit, as specified under “I/O Equivalent Circuits”.
Digital Pin Description
Unless otherwise indicated, all inputs and outputs are standard CMOS. Inputs do NOT have internal pull-ups or pull-downs.
Name
Pin
No.
Type Circuit Description
CKTEST
D0
D1
D2
D3
D4
D5
D6
D7
PULSE4
PULSE3
PULSE_INIT
BAUD_RATE
IRQZ
MUXSYNC
RESETZ
6
I/O
4
Clock PLL output. Can be enabled and disabled by CKOUT_DSB (see
Status Mask).
42
21
22
23
37
38
39
I/O
Input/output pins 0 through 7. These pins must be terminated to
V3P3D or ground if configured as input pins.
3, 4 D0 through D7 are high impedance after reset or power-up and are
configured as outputs and driven low 140ms after RESETZ goes
high.
33
15
O
4
The fourth pulse generator output
14
O
4
The third pulse generator output
40
I
3
The pulse output initial power-up voltage (0: 0V, 1: 3.3V), default is 1.
This pin must be terminated to V3P3D or ground.
16
I
3
The UART baud rate (1: 38.4kbd, 0: 19.2kbd). This pin must be
terminated to V3P3D or ground.
Interrupt output, low active. A falling edge indicates the end of a
41
O
4
measurement frame, as well as alarms. Rises when status word is
read.
25
O
4
Internal signal. MUXSYNC falls at the beginning of each conversion
cycle (multiplexer frame).
Chip reset: Input pin with internal pull-up resistor, used to reset the chip
47
I
1
into a known state. For normal operation, this pin is set to 1. To reset
the chip, this pin is driven to 0 for 5 microseconds. No external reset
circuitry is necessary for power-up reset.
Page: 10 of 60
© 2005−2011 Teridian Semiconductor Corporation
1.6