|
M16C62A Datasheet, PDF (108/242 Pages) Mitsubishi Electric Semiconductor – SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER | |||
|
◁ |
Clock asynchronous serial I/O (UART) mode
Mitsubishi microcomputers
M16C / 62A Group (80-pin)
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
⢠Example of transmit timing when transfer data is 8 bits long (parity enabled, one stop bit)
The transfer clock stops momentarily as CTS is âHâ when the stop bit is checked.
Tc
The transfer clock starts as the transfer starts immediately CTS changes to âLâ.
Transfer clock
Transmit enable
â1â
bit(TE)
â0â
Transmit buffer
â1â
empty flag(TI)
â0â
âHâ
CTSi
âLâ
TxDi
Transmit register â1â
empty flag (TXEPT)
â0â
Transmit interrupt â1â
request bit (IR)
â0â
Data is set in UARTi transmit buffer register.
Transferred from UARTi transmit buffer register to UARTi transmit register
Start
bit
Parity Stop
bit bit
Stopped pulsing because transmit enable bit = â0â
ST D0 D1 D2 D3 D4 D5 D6 D7 P SP ST D0 D1 D2 D3 D4 D5 D6 D7 P SP
ST D0 D1
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
⢠Parity is enabled.
⢠One stop bit.
⢠CTS function is selected.
⢠Transmit interrupt cause select bit = â1â.
Cleared to â0â when interrupt request is accepted, or cleared by software
Tc = 16 (n + 1) / fi or 16 (n + 1) / fEXT
fi : frequency of BRGi count source (f1, f8, f32)
fEXT : frequency of BRGi count source (external clock)
n : value set to BRGi
Note: CTS2 does not have external port so that this porrt function cannot be used.
⢠Example of transmit timing when transfer data is 9 bits long (parity disabled, two stop bits)
Tc
Transfer clock
Transmit enable â1â
bit(TE)
â0â
Transmit buffer
â1â
empty flag(TI)
â0â
TxDi
Transmit register â1â
empty flag (TXEPT)
â0â
Transmit interrupt â1â
request bit (IR)
â0â
Data is set in UARTi transmit buffer register
Start
bit
Transferred from UARTi transmit buffer register to UARTi transmit register
Stop Stop
bit bit
ST D0 D1 D2 D3 D4 D5 D6 D7 D8 SP SP ST D0 D1 D2 D3 D4 D5 D6 D7 D8 SPSP ST D0 D1
Cleared to â0â when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
⢠Parity is disabled.
⢠Two stop bits.
⢠CTS function is disabled.
⢠Transmit interrupt cause select bit = â0â.
Tc = 16 (n + 1) / fi or 16 (n + 1) / fEXT
fi : frequency of BRGi count source (f1, f8, f32)
fEXT : frequency of BRGi count source (external clock)
n : value set to BRGi
Figure 1.14.16. Typical transmit timings in UART mode(UART0, UART1)
107
|
▷ |