English
Language : 

HYS72T32000HR Datasheet, PDF (20/67 Pages) Qimonda AG – 240-Pin Registered DDR2 SDRAM Modules
Internet Data Sheet
HYS72T[32/64]0xxHR–[2.5/3/3S/3.7/5]–A
Registered DDR2 SDRAM Modules
Parameter
Symbol
DDR2–800
Min.
Max.
Unit
Note1)2)3)4)5)6)7)
8)
Four Activate Window for 1KB page size products tFAW
Four Activate Window for 2KB page size products tFAW
CAS to CAS command delay
tCCD
Write recovery time
tWR
Auto-Precharge write recovery + precharge time tDAL
Internal write to read command delay
tWTR
Internal Read to Precharge command delay
tRTP
Exit self-refresh to a non-read command
tXSNR
Exit self-refresh to read command
tXSRD
Exit precharge power-down to any valid
tXP
command (other than NOP or Deselect)
35
—
45
—
2
—
15
—
WR + tnRP
—
7.5
—
7.5
—
tRFC +10
—
200
—
2
—
ns
ns
nCK
ns
nCK
ns
ns
ns
nCK
nCK
28)
28)
—
28)
29)30)
28)31)
28)
28)
—
—
Exit power down to read command
Exit active power-down mode to read command
(slow exit, lower power)
CKE minimum pulse width ( high and low pulse
width)
tXARD
tXARDS
tCKE
2
—
8 – AL
—
3
—
nCK —
nCK —
nCK 32)
ODT turn-on delay
ODT turn-on
tAOND
tAON
2
tAC.MIN
2
nCK —
tAC.MAX + 0.7 ns
9)33)
ODT turn-on (Power down mode)
tAONPD
tAC.MIN + 2
2 x tCK.AVG + ns
—
tAC.MAX + 1
ODT turn-off delay
ODT turn-off
tAOFD
tAOF
2.5
tAC.MIN
2.5
tAC.MAX + 0.6
nCK
ns
—
34)35)
ODT turn-off (Power down mode)
tAOFPD
tAC.MIN + 2
2.5 x tCK.AVG + ns
—
tAC.MAX + 1
ODT to power down entry latency
tANPD
3
––
nCK —
ODT to power down exit latency
tAXPD
8
nCK —
Mode register set command cycle time
tMRD
2
MRS command to ODT update delay
tMOD
0
—
nCK —
12
ns
28)
OCD drive mode output delay
tOIT
0
12
ns
28)
Minimum time clocks remain ON after CKE
asynchronously drops LOW
tDELAY
tLS + tCK .AVG + ––
tLH
ns
—
1) For details and notes see the relevant Qimonda component data sheet
2) VDDQ = 1.8 V ± 0.1V; VDD = 1.8 V ± 0.1 V. See notes 5)6)7)8)
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
and then restarted through the specified initialization sequence before normal operation can continue.
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
7) The output timing reference voltage level is VTT.
Rev. 1.21, 2007-03
20
09152006-J5FK-C565